1 /* Definitions of target machine for GNU compiler, for IBM RS/6000.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
3 2000, 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
4 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify it
9 under the terms of the GNU General Public License as published
10 by the Free Software Foundation; either version 2, or (at your
11 option) any later version.
13 GCC is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING. If not, write to the
20 Free Software Foundation, 59 Temple Place - Suite 330, Boston,
21 MA 02111-1307, USA. */
23 /* Note that some other tm.h files include this one and then override
24 many of the definitions. */
26 /* Definitions for the object file format. These are set at
29 #define OBJECT_XCOFF 1
32 #define OBJECT_MACHO 4
34 #define TARGET_ELF (TARGET_OBJECT_FORMAT == OBJECT_ELF)
35 #define TARGET_XCOFF (TARGET_OBJECT_FORMAT == OBJECT_XCOFF)
36 #define TARGET_MACOS (TARGET_OBJECT_FORMAT == OBJECT_PEF)
37 #define TARGET_MACHO (TARGET_OBJECT_FORMAT == OBJECT_MACHO)
43 /* Default string to use for cpu if not specified. */
44 #ifndef TARGET_CPU_DEFAULT
45 #define TARGET_CPU_DEFAULT ((char *)0)
48 /* Common ASM definitions used by ASM_SPEC among the various targets
49 for handling -mcpu=xxx switches. */
50 #define ASM_CPU_SPEC \
52 %{mpower: %{!mpower2: -mpwr}} \
55 %{mno-power: %{!mpowerpc*: -mcom}} \
56 %{!mno-power: %{!mpower2: %(asm_default)}}} \
57 %{mcpu=common: -mcom} \
58 %{mcpu=power: -mpwr} \
59 %{mcpu=power2: -mpwrx} \
60 %{mcpu=power3: -m604} \
61 %{mcpu=power4: -mpower4} \
62 %{mcpu=powerpc: -mppc} \
64 %{mcpu=rios1: -mpwr} \
65 %{mcpu=rios2: -mpwrx} \
71 %{mcpu=405fp: -m405} \
73 %{mcpu=440fp: -m440} \
79 %{mcpu=ec603e: -mppc} \
94 %{mcpu=970: -mpower4} \
95 %{mcpu=G5: -mpower4} \
96 %{mcpu=8540: -me500} \
97 %{maltivec: -maltivec}"
99 #define CPP_DEFAULT_SPEC ""
101 #define ASM_DEFAULT_SPEC ""
103 /* This macro defines names of additional specifications to put in the specs
104 that can be used in various specifications like CC1_SPEC. Its definition
105 is an initializer with a subgrouping for each command option.
107 Each subgrouping contains a string constant, that defines the
108 specification name, and a string constant that used by the GCC driver
111 Do not define this macro if it does not need to do anything. */
113 #define SUBTARGET_EXTRA_SPECS
115 #define EXTRA_SPECS \
116 { "cpp_default", CPP_DEFAULT_SPEC }, \
117 { "asm_cpu", ASM_CPU_SPEC }, \
118 { "asm_default", ASM_DEFAULT_SPEC }, \
119 SUBTARGET_EXTRA_SPECS
121 /* Architecture type. */
123 extern int target_flags;
125 /* Use POWER architecture instructions and MQ register. */
126 #define MASK_POWER 0x00000001
128 /* Use POWER2 extensions to POWER architecture. */
129 #define MASK_POWER2 0x00000002
131 /* Use PowerPC architecture instructions. */
132 #define MASK_POWERPC 0x00000004
134 /* Use PowerPC General Purpose group optional instructions, e.g. fsqrt. */
135 #define MASK_PPC_GPOPT 0x00000008
137 /* Use PowerPC Graphics group optional instructions, e.g. fsel. */
138 #define MASK_PPC_GFXOPT 0x00000010
140 /* Use PowerPC-64 architecture instructions. */
141 #define MASK_POWERPC64 0x00000020
143 /* Use revised mnemonic names defined for PowerPC architecture. */
144 #define MASK_NEW_MNEMONICS 0x00000040
146 /* Disable placing fp constants in the TOC; can be turned on when the
148 #define MASK_NO_FP_IN_TOC 0x00000080
150 /* Disable placing symbol+offset constants in the TOC; can be turned on when
151 the TOC overflows. */
152 #define MASK_NO_SUM_IN_TOC 0x00000100
154 /* Output only one TOC entry per module. Normally linking fails if
155 there are more than 16K unique variables/constants in an executable. With
156 this option, linking fails only if there are more than 16K modules, or
157 if there are more than 16K unique variables/constant in a single module.
159 This is at the cost of having 2 extra loads and one extra store per
160 function, and one less allocable register. */
161 #define MASK_MINIMAL_TOC 0x00000200
163 /* Nonzero for the 64 bit ABIs: longs and pointers are 64 bits. The
164 chip is running in "64-bit mode", in which CR0 is set in dot
165 operations based on all 64 bits of the register, bdnz works on 64-bit
166 ctr, lr is 64 bits, and so on. Requires MASK_POWERPC64. */
167 #define MASK_64BIT 0x00000400
169 /* Disable use of FPRs. */
170 #define MASK_SOFT_FLOAT 0x00000800
172 /* Enable load/store multiple, even on PowerPC */
173 #define MASK_MULTIPLE 0x00001000
175 /* Use string instructions for block moves */
176 #define MASK_STRING 0x00002000
178 /* Disable update form of load/store */
179 #define MASK_NO_UPDATE 0x00004000
181 /* Disable fused multiply/add operations */
182 #define MASK_NO_FUSED_MADD 0x00008000
184 /* Nonzero if we need to schedule the prolog and epilog. */
185 #define MASK_SCHED_PROLOG 0x00010000
187 /* Use AltiVec instructions. */
188 #define MASK_ALTIVEC 0x00020000
190 /* Return small structures in memory (as the AIX ABI requires). */
191 #define MASK_AIX_STRUCT_RET 0x00040000
193 /* Use single field mfcr instruction. */
194 #define MASK_MFCRF 0x00080000
196 /* The only remaining free bits are 0x00600000. linux64.h uses
197 0x00100000, and sysv4.h uses 0x00800000 -> 0x40000000.
198 0x80000000 is not available because target_flags is signed. */
200 #define TARGET_POWER (target_flags & MASK_POWER)
201 #define TARGET_POWER2 (target_flags & MASK_POWER2)
202 #define TARGET_POWERPC (target_flags & MASK_POWERPC)
203 #define TARGET_PPC_GPOPT (target_flags & MASK_PPC_GPOPT)
204 #define TARGET_PPC_GFXOPT (target_flags & MASK_PPC_GFXOPT)
205 #define TARGET_NEW_MNEMONICS (target_flags & MASK_NEW_MNEMONICS)
206 #define TARGET_NO_FP_IN_TOC (target_flags & MASK_NO_FP_IN_TOC)
207 #define TARGET_NO_SUM_IN_TOC (target_flags & MASK_NO_SUM_IN_TOC)
208 #define TARGET_MINIMAL_TOC (target_flags & MASK_MINIMAL_TOC)
209 #define TARGET_64BIT (target_flags & MASK_64BIT)
210 #define TARGET_SOFT_FLOAT (target_flags & MASK_SOFT_FLOAT)
211 #define TARGET_MULTIPLE (target_flags & MASK_MULTIPLE)
212 #define TARGET_STRING (target_flags & MASK_STRING)
213 #define TARGET_NO_UPDATE (target_flags & MASK_NO_UPDATE)
214 #define TARGET_NO_FUSED_MADD (target_flags & MASK_NO_FUSED_MADD)
215 #define TARGET_SCHED_PROLOG (target_flags & MASK_SCHED_PROLOG)
216 #define TARGET_ALTIVEC (target_flags & MASK_ALTIVEC)
217 #define TARGET_AIX_STRUCT_RET (target_flags & MASK_AIX_STRUCT_RET)
219 /* Define TARGET_MFCRF if the target assembler supports the optional
220 field operand for mfcr and the target processor supports the
224 #define TARGET_MFCRF (target_flags & MASK_MFCRF)
226 #define TARGET_MFCRF 0
230 #define TARGET_32BIT (! TARGET_64BIT)
231 #define TARGET_HARD_FLOAT (! TARGET_SOFT_FLOAT)
232 #define TARGET_UPDATE (! TARGET_NO_UPDATE)
233 #define TARGET_FUSED_MADD (! TARGET_NO_FUSED_MADD)
236 #define HAVE_AS_TLS 0
240 /* For libgcc2 we make sure this is a compile time constant */
241 #if defined (__64BIT__) || defined (__powerpc64__)
242 #define TARGET_POWERPC64 1
244 #define TARGET_POWERPC64 0
247 #define TARGET_POWERPC64 (target_flags & MASK_POWERPC64)
250 #define TARGET_XL_CALL 0
252 /* Run-time compilation parameters selecting different hardware subsets.
254 Macro to define tables used to set the flags.
255 This is a list in braces of pairs in braces,
256 each pair being { "NAME", VALUE }
257 where VALUE is the bits to set or minus the bits to clear.
258 An empty string NAME is used to identify the default VALUE. */
260 #define TARGET_SWITCHES \
261 {{"power", MASK_POWER | MASK_MULTIPLE | MASK_STRING, \
262 N_("Use POWER instruction set")}, \
263 {"power2", (MASK_POWER | MASK_MULTIPLE | MASK_STRING \
265 N_("Use POWER2 instruction set")}, \
266 {"no-power2", - MASK_POWER2, \
267 N_("Do not use POWER2 instruction set")}, \
268 {"no-power", - (MASK_POWER | MASK_POWER2 | MASK_MULTIPLE \
270 N_("Do not use POWER instruction set")}, \
271 {"powerpc", MASK_POWERPC, \
272 N_("Use PowerPC instruction set")}, \
273 {"no-powerpc", - (MASK_POWERPC | MASK_PPC_GPOPT \
274 | MASK_PPC_GFXOPT | MASK_POWERPC64), \
275 N_("Do not use PowerPC instruction set")}, \
276 {"powerpc-gpopt", MASK_POWERPC | MASK_PPC_GPOPT, \
277 N_("Use PowerPC General Purpose group optional instructions")},\
278 {"no-powerpc-gpopt", - MASK_PPC_GPOPT, \
279 N_("Do not use PowerPC General Purpose group optional instructions")},\
280 {"powerpc-gfxopt", MASK_POWERPC | MASK_PPC_GFXOPT, \
281 N_("Use PowerPC Graphics group optional instructions")},\
282 {"no-powerpc-gfxopt", - MASK_PPC_GFXOPT, \
283 N_("Do not use PowerPC Graphics group optional instructions")},\
284 {"powerpc64", MASK_POWERPC64, \
285 N_("Use PowerPC-64 instruction set")}, \
286 {"no-powerpc64", - MASK_POWERPC64, \
287 N_("Do not use PowerPC-64 instruction set")}, \
288 {"altivec", MASK_ALTIVEC , \
289 N_("Use AltiVec instructions")}, \
290 {"no-altivec", - MASK_ALTIVEC , \
291 N_("Do not use AltiVec instructions")}, \
292 {"new-mnemonics", MASK_NEW_MNEMONICS, \
293 N_("Use new mnemonics for PowerPC architecture")},\
294 {"old-mnemonics", -MASK_NEW_MNEMONICS, \
295 N_("Use old mnemonics for PowerPC architecture")},\
296 {"full-toc", - (MASK_NO_FP_IN_TOC | MASK_NO_SUM_IN_TOC \
297 | MASK_MINIMAL_TOC), \
298 N_("Put everything in the regular TOC")}, \
299 {"fp-in-toc", - MASK_NO_FP_IN_TOC, \
300 N_("Place floating point constants in TOC")}, \
301 {"no-fp-in-toc", MASK_NO_FP_IN_TOC, \
302 N_("Do not place floating point constants in TOC")},\
303 {"sum-in-toc", - MASK_NO_SUM_IN_TOC, \
304 N_("Place symbol+offset constants in TOC")}, \
305 {"no-sum-in-toc", MASK_NO_SUM_IN_TOC, \
306 N_("Do not place symbol+offset constants in TOC")},\
307 {"minimal-toc", MASK_MINIMAL_TOC, \
308 "Use only one TOC entry per procedure"}, \
309 {"minimal-toc", - (MASK_NO_FP_IN_TOC | MASK_NO_SUM_IN_TOC), \
311 {"no-minimal-toc", - MASK_MINIMAL_TOC, \
312 N_("Place variable addresses in the regular TOC")},\
313 {"hard-float", - MASK_SOFT_FLOAT, \
314 N_("Use hardware floating point")}, \
315 {"soft-float", MASK_SOFT_FLOAT, \
316 N_("Do not use hardware floating point")}, \
317 {"multiple", MASK_MULTIPLE, \
318 N_("Generate load/store multiple instructions")}, \
319 {"no-multiple", - MASK_MULTIPLE, \
320 N_("Do not generate load/store multiple instructions")},\
321 {"string", MASK_STRING, \
322 N_("Generate string instructions for block moves")},\
323 {"no-string", - MASK_STRING, \
324 N_("Do not generate string instructions for block moves")},\
325 {"update", - MASK_NO_UPDATE, \
326 N_("Generate load/store with update instructions")},\
327 {"no-update", MASK_NO_UPDATE, \
328 N_("Do not generate load/store with update instructions")},\
329 {"fused-madd", - MASK_NO_FUSED_MADD, \
330 N_("Generate fused multiply/add instructions")},\
331 {"no-fused-madd", MASK_NO_FUSED_MADD, \
332 N_("Do not generate fused multiply/add instructions")},\
333 {"sched-prolog", MASK_SCHED_PROLOG, \
335 {"no-sched-prolog", -MASK_SCHED_PROLOG, \
336 N_("Do not schedule the start and end of the procedure")},\
337 {"sched-epilog", MASK_SCHED_PROLOG, \
339 {"no-sched-epilog", -MASK_SCHED_PROLOG, \
341 {"aix-struct-return", MASK_AIX_STRUCT_RET, \
342 N_("Return all structures in memory (AIX default)")},\
343 {"svr4-struct-return", - MASK_AIX_STRUCT_RET, \
344 N_("Return small structures in registers (SVR4 default)")},\
345 {"no-aix-struct-return", - MASK_AIX_STRUCT_RET, \
347 {"no-svr4-struct-return", MASK_AIX_STRUCT_RET, \
349 {"mfcrf", MASK_MFCRF, \
350 N_("Generate single field mfcr instruction")}, \
351 {"no-mfcrf", - MASK_MFCRF, \
352 N_("Do not generate single field mfcr instruction")},\
354 {"", TARGET_DEFAULT | MASK_SCHED_PROLOG, \
357 #define TARGET_DEFAULT (MASK_POWER | MASK_MULTIPLE | MASK_STRING)
359 /* This is meant to be redefined in the host dependent files */
360 #define SUBTARGET_SWITCHES
362 /* Processor type. Order must match cpu attribute in MD file. */
385 extern enum processor_type rs6000_cpu;
387 /* Recast the processor type to the cpu attribute. */
388 #define rs6000_cpu_attr ((enum attr_cpu)rs6000_cpu)
390 /* Define generic processor types based upon current deployment. */
391 #define PROCESSOR_COMMON PROCESSOR_PPC601
392 #define PROCESSOR_POWER PROCESSOR_RIOS1
393 #define PROCESSOR_POWERPC PROCESSOR_PPC604
394 #define PROCESSOR_POWERPC64 PROCESSOR_RS64A
396 /* Define the default processor. This is overridden by other tm.h files. */
397 #define PROCESSOR_DEFAULT PROCESSOR_RIOS1
398 #define PROCESSOR_DEFAULT64 PROCESSOR_RS64A
400 /* Specify the dialect of assembler to use. New mnemonics is dialect one
401 and the old mnemonics are dialect zero. */
402 #define ASSEMBLER_DIALECT (TARGET_NEW_MNEMONICS ? 1 : 0)
404 /* Types of costly dependences. */
405 enum rs6000_dependence_cost
407 max_dep_latency = 1000,
410 true_store_to_load_dep_costly,
411 store_to_load_dep_costly
414 /* Types of nop insertion schemes in sched target hook sched_finish. */
415 enum rs6000_nop_insertion
417 sched_finish_regroup_exact = 1000,
418 sched_finish_pad_groups,
422 /* Dispatch group termination caused by an insn. */
423 enum group_termination
429 /* This is meant to be overridden in target specific files. */
430 #define SUBTARGET_OPTIONS
432 #define TARGET_OPTIONS \
434 {"cpu=", &rs6000_select[1].string, \
435 N_("Use features of and schedule code for given CPU"), 0}, \
436 {"tune=", &rs6000_select[2].string, \
437 N_("Schedule code for given CPU"), 0}, \
438 {"debug=", &rs6000_debug_name, N_("Enable debug output"), 0}, \
439 {"traceback=", &rs6000_traceback_name, \
440 N_("Select full, part, or no traceback table"), 0}, \
441 {"abi=", &rs6000_abi_string, N_("Specify ABI to use"), 0}, \
442 {"long-double-", &rs6000_long_double_size_string, \
443 N_("Specify size of long double (64 or 128 bits)"), 0}, \
444 {"isel=", &rs6000_isel_string, \
445 N_("Specify yes/no if isel instructions should be generated"), 0}, \
446 {"spe=", &rs6000_spe_string, \
447 N_("Specify yes/no if SPE SIMD instructions should be generated"), 0},\
448 {"float-gprs=", &rs6000_float_gprs_string, \
449 N_("Specify yes/no if using floating point in the GPRs"), 0}, \
450 {"vrsave=", &rs6000_altivec_vrsave_string, \
451 N_("Specify yes/no if VRSAVE instructions should be generated for AltiVec"), 0}, \
452 {"longcall", &rs6000_longcall_switch, \
453 N_("Avoid all range limits on call instructions"), 0}, \
454 {"no-longcall", &rs6000_longcall_switch, "", 0}, \
455 {"sched-costly-dep=", &rs6000_sched_costly_dep_str, \
456 N_("Determine which dependences between insns are considered costly"), 0}, \
457 {"insert-sched-nops=", &rs6000_sched_insert_nops_str, \
458 N_("Specify which post scheduling nop insertion scheme to apply"), 0}, \
459 {"align-", &rs6000_alignment_string, \
460 N_("Specify alignment of structure fields default/natural"), 0}, \
461 {"prioritize-restricted-insns=", &rs6000_sched_restricted_insns_priority_str, \
462 N_("Specify scheduling priority for dispatch slot restricted insns"), 0}, \
466 /* Support for a compile-time default CPU, et cetera. The rules are:
467 --with-cpu is ignored if -mcpu is specified.
468 --with-tune is ignored if -mtune is specified.
469 --with-float is ignored if -mhard-float or -msoft-float are
471 #define OPTION_DEFAULT_SPECS \
472 {"cpu", "%{!mcpu=*:-mcpu=%(VALUE)}" }, \
473 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }, \
474 {"float", "%{!msoft-float:%{!mhard-float:-m%(VALUE)-float}}" }
476 /* rs6000_select[0] is reserved for the default cpu defined via --with-cpu */
477 struct rs6000_cpu_select
485 extern struct rs6000_cpu_select rs6000_select[];
488 extern const char *rs6000_debug_name; /* Name for -mdebug-xxxx option */
489 extern const char *rs6000_abi_string; /* for -mabi={sysv,darwin,eabi,aix,altivec} */
490 extern int rs6000_debug_stack; /* debug stack applications */
491 extern int rs6000_debug_arg; /* debug argument handling */
493 #define TARGET_DEBUG_STACK rs6000_debug_stack
494 #define TARGET_DEBUG_ARG rs6000_debug_arg
496 extern const char *rs6000_traceback_name; /* Type of traceback table. */
498 /* These are separate from target_flags because we've run out of bits
500 extern const char *rs6000_long_double_size_string;
501 extern int rs6000_long_double_type_size;
502 extern int rs6000_altivec_abi;
503 extern int rs6000_spe_abi;
504 extern int rs6000_isel;
505 extern int rs6000_spe;
506 extern int rs6000_float_gprs;
507 extern const char *rs6000_float_gprs_string;
508 extern const char *rs6000_isel_string;
509 extern const char *rs6000_spe_string;
510 extern const char *rs6000_altivec_vrsave_string;
511 extern int rs6000_altivec_vrsave;
512 extern const char *rs6000_longcall_switch;
513 extern int rs6000_default_long_calls;
514 extern const char* rs6000_alignment_string;
515 extern int rs6000_alignment_flags;
516 extern const char *rs6000_sched_restricted_insns_priority_str;
517 extern int rs6000_sched_restricted_insns_priority;
518 extern const char *rs6000_sched_costly_dep_str;
519 extern enum rs6000_dependence_cost rs6000_sched_costly_dep;
520 extern const char *rs6000_sched_insert_nops_str;
521 extern enum rs6000_nop_insertion rs6000_sched_insert_nops;
523 /* Alignment options for fields in structures for sub-targets following
525 ALIGN_POWER word-aligns FP doubles (default AIX ABI).
526 ALIGN_NATURAL doubleword-aligns FP doubles (align to object size).
528 Override the macro definitions when compiling libobjc to avoid undefined
529 reference to rs6000_alignment_flags due to library's use of GCC alignment
530 macros which use the macros below. */
532 #ifndef IN_TARGET_LIBS
533 #define MASK_ALIGN_POWER 0x00000000
534 #define MASK_ALIGN_NATURAL 0x00000001
535 #define TARGET_ALIGN_NATURAL (rs6000_alignment_flags & MASK_ALIGN_NATURAL)
537 #define TARGET_ALIGN_NATURAL 0
540 /* Set a default value for DEFAULT_SCHED_COSTLY_DEP used by target hook
541 is_costly_dependence. */
542 #define DEFAULT_SCHED_COSTLY_DEP \
543 (rs6000_cpu == PROCESSOR_POWER4 ? store_to_load_dep_costly : no_dep_costly)
545 /* Define if the target has restricted dispatch slot instructions. */
546 #define DEFAULT_RESTRICTED_INSNS_PRIORITY (rs6000_cpu == PROCESSOR_POWER4 ? 1 : 0)
548 /* Set a default value for post scheduling nop insertion scheme
549 (used by taget hook sched_finish). */
550 #define DEFAULT_SCHED_FINISH_NOP_INSERTION_SCHEME \
551 (rs6000_cpu == PROCESSOR_POWER4 ? sched_finish_regroup_exact : sched_finish_none)
553 #define TARGET_LONG_DOUBLE_128 (rs6000_long_double_type_size == 128)
554 #define TARGET_ALTIVEC_ABI rs6000_altivec_abi
555 #define TARGET_ALTIVEC_VRSAVE rs6000_altivec_vrsave
557 #define TARGET_SPE_ABI 0
559 #define TARGET_E500 0
560 #define TARGET_ISEL 0
561 #define TARGET_FPRS 1
563 /* Sometimes certain combinations of command options do not make sense
564 on a particular target machine. You can define a macro
565 `OVERRIDE_OPTIONS' to take account of this. This macro, if
566 defined, is executed once just after all the command options have
569 Do not use this macro to turn on various extra optimizations for
570 `-O'. That is what `OPTIMIZATION_OPTIONS' is for.
572 On the RS/6000 this is used to define the target cpu type. */
574 #define OVERRIDE_OPTIONS rs6000_override_options (TARGET_CPU_DEFAULT)
576 /* Define this to change the optimizations performed by default. */
577 #define OPTIMIZATION_OPTIONS(LEVEL,SIZE) optimization_options(LEVEL,SIZE)
579 /* Show we can debug even without a frame pointer. */
580 #define CAN_DEBUG_WITHOUT_FP
583 #define REGISTER_TARGET_PRAGMAS() do { \
584 c_register_pragma (0, "longcall", rs6000_pragma_longcall); \
587 /* Target #defines. */
588 #define TARGET_CPU_CPP_BUILTINS() \
589 rs6000_cpu_cpp_builtins (pfile)
591 /* This is used by rs6000_cpu_cpp_builtins to indicate the byte order
592 we're compiling for. Some configurations may need to override it. */
593 #define RS6000_CPU_CPP_ENDIAN_BUILTINS() \
596 if (BYTES_BIG_ENDIAN) \
598 builtin_define ("__BIG_ENDIAN__"); \
599 builtin_define ("_BIG_ENDIAN"); \
600 builtin_assert ("machine=bigendian"); \
604 builtin_define ("__LITTLE_ENDIAN__"); \
605 builtin_define ("_LITTLE_ENDIAN"); \
606 builtin_assert ("machine=littleendian"); \
611 /* Target machine storage layout. */
613 /* Define this macro if it is advisable to hold scalars in registers
614 in a wider mode than that declared by the program. In such cases,
615 the value is constrained to be within the bounds of the declared
616 type, but kept valid in the wider mode. The signedness of the
617 extension may differ from that of the type. */
619 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
620 if (GET_MODE_CLASS (MODE) == MODE_INT \
621 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
622 (MODE) = TARGET_32BIT ? SImode : DImode;
624 /* Define this if most significant bit is lowest numbered
625 in instructions that operate on numbered bit-fields. */
626 /* That is true on RS/6000. */
627 #define BITS_BIG_ENDIAN 1
629 /* Define this if most significant byte of a word is the lowest numbered. */
630 /* That is true on RS/6000. */
631 #define BYTES_BIG_ENDIAN 1
633 /* Define this if most significant word of a multiword number is lowest
636 For RS/6000 we can decide arbitrarily since there are no machine
637 instructions for them. Might as well be consistent with bits and bytes. */
638 #define WORDS_BIG_ENDIAN 1
640 #define MAX_BITS_PER_WORD 64
642 /* Width of a word, in units (bytes). */
643 #define UNITS_PER_WORD (! TARGET_POWERPC64 ? 4 : 8)
645 #define MIN_UNITS_PER_WORD UNITS_PER_WORD
647 #define MIN_UNITS_PER_WORD 4
649 #define UNITS_PER_FP_WORD 8
650 #define UNITS_PER_ALTIVEC_WORD 16
651 #define UNITS_PER_SPE_WORD 8
653 /* Type used for ptrdiff_t, as a string used in a declaration. */
654 #define PTRDIFF_TYPE "int"
656 /* Type used for size_t, as a string used in a declaration. */
657 #define SIZE_TYPE "long unsigned int"
659 /* Type used for wchar_t, as a string used in a declaration. */
660 #define WCHAR_TYPE "short unsigned int"
662 /* Width of wchar_t in bits. */
663 #define WCHAR_TYPE_SIZE 16
665 /* A C expression for the size in bits of the type `short' on the
666 target machine. If you don't define this, the default is half a
667 word. (If this would be less than one storage unit, it is
668 rounded up to one unit.) */
669 #define SHORT_TYPE_SIZE 16
671 /* A C expression for the size in bits of the type `int' on the
672 target machine. If you don't define this, the default is one
674 #define INT_TYPE_SIZE 32
676 /* A C expression for the size in bits of the type `long' on the
677 target machine. If you don't define this, the default is one
679 #define LONG_TYPE_SIZE (TARGET_32BIT ? 32 : 64)
680 #define MAX_LONG_TYPE_SIZE 64
682 /* A C expression for the size in bits of the type `long long' on the
683 target machine. If you don't define this, the default is two
685 #define LONG_LONG_TYPE_SIZE 64
687 /* A C expression for the size in bits of the type `float' on the
688 target machine. If you don't define this, the default is one
690 #define FLOAT_TYPE_SIZE 32
692 /* A C expression for the size in bits of the type `double' on the
693 target machine. If you don't define this, the default is two
695 #define DOUBLE_TYPE_SIZE 64
697 /* A C expression for the size in bits of the type `long double' on
698 the target machine. If you don't define this, the default is two
700 #define LONG_DOUBLE_TYPE_SIZE rs6000_long_double_type_size
702 /* Constant which presents upper bound of the above value. */
703 #define MAX_LONG_DOUBLE_TYPE_SIZE 128
705 /* Define this to set long double type size to use in libgcc2.c, which can
706 not depend on target_flags. */
707 #ifdef __LONG_DOUBLE_128__
708 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
710 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
713 /* Work around rs6000_long_double_type_size dependency in ada/targtyps.c. */
714 #define WIDEST_HARDWARE_FP_SIZE 64
716 /* Width in bits of a pointer.
717 See also the macro `Pmode' defined below. */
718 #define POINTER_SIZE (TARGET_32BIT ? 32 : 64)
720 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
721 #define PARM_BOUNDARY (TARGET_32BIT ? 32 : 64)
723 /* Boundary (in *bits*) on which stack pointer should be aligned. */
724 #define STACK_BOUNDARY ((TARGET_32BIT && !TARGET_ALTIVEC_ABI) ? 64 : 128)
726 /* Allocation boundary (in *bits*) for the code of a function. */
727 #define FUNCTION_BOUNDARY 32
729 /* No data type wants to be aligned rounder than this. */
730 #define BIGGEST_ALIGNMENT 128
732 /* A C expression to compute the alignment for a variables in the
733 local store. TYPE is the data type, and ALIGN is the alignment
734 that the object would ordinarily have. */
735 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
736 ((TARGET_ALTIVEC && TREE_CODE (TYPE) == VECTOR_TYPE) ? 128 : \
737 (TARGET_SPE && TREE_CODE (TYPE) == VECTOR_TYPE) ? 64 : ALIGN)
739 /* Alignment of field after `int : 0' in a structure. */
740 #define EMPTY_FIELD_BOUNDARY 32
742 /* Every structure's size must be a multiple of this. */
743 #define STRUCTURE_SIZE_BOUNDARY 8
745 /* Return 1 if a structure or array containing FIELD should be
746 accessed using `BLKMODE'.
748 For the SPE, simd types are V2SI, and gcc can be tempted to put the
749 entire thing in a DI and use subregs to access the internals.
750 store_bit_field() will force (subreg:DI (reg:V2SI x))'s to the
751 back-end. Because a single GPR can hold a V2SI, but not a DI, the
752 best thing to do is set structs to BLKmode and avoid Severe Tire
754 #define MEMBER_TYPE_FORCES_BLK(FIELD, MODE) \
755 (TARGET_SPE && TREE_CODE (TREE_TYPE (FIELD)) == VECTOR_TYPE)
757 /* A bit-field declared as `int' forces `int' alignment for the struct. */
758 #define PCC_BITFIELD_TYPE_MATTERS 1
760 /* Make strings word-aligned so strcpy from constants will be faster.
761 Make vector constants quadword aligned. */
762 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
763 (TREE_CODE (EXP) == STRING_CST \
764 && (ALIGN) < BITS_PER_WORD \
768 /* Make arrays of chars word-aligned for the same reasons.
769 Align vectors to 128 bits. */
770 #define DATA_ALIGNMENT(TYPE, ALIGN) \
771 (TREE_CODE (TYPE) == VECTOR_TYPE ? (TARGET_SPE_ABI ? 64 : 128) \
772 : TREE_CODE (TYPE) == ARRAY_TYPE \
773 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
774 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
776 /* Nonzero if move instructions will actually fail to work
777 when given unaligned data. */
778 #define STRICT_ALIGNMENT 0
780 /* Define this macro to be the value 1 if unaligned accesses have a cost
781 many times greater than aligned accesses, for example if they are
782 emulated in a trap handler. */
783 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) \
785 || (((MODE) == SFmode || (MODE) == DFmode || (MODE) == TFmode \
786 || (MODE) == DImode) \
789 /* Standard register usage. */
791 /* Number of actual hardware registers.
792 The hardware registers are assigned numbers for the compiler
793 from 0 to just below FIRST_PSEUDO_REGISTER.
794 All registers that the compiler knows about must be given numbers,
795 even those that are not normally considered general registers.
797 RS/6000 has 32 fixed-point registers, 32 floating-point registers,
798 an MQ register, a count register, a link register, and 8 condition
799 register fields, which we view here as separate registers. AltiVec
800 adds 32 vector registers and a VRsave register.
802 In addition, the difference between the frame and argument pointers is
803 a function of the number of registers saved, so we need to have a
804 register for AP that will later be eliminated in favor of SP or FP.
805 This is a normal register, but it is fixed.
807 We also create a pseudo register for float/int conversions, that will
808 really represent the memory location used. It is represented here as
809 a register, in order to work around problems in allocating stack storage
810 in inline functions. */
812 #define FIRST_PSEUDO_REGISTER 113
814 /* This must be included for pre gcc 3.0 glibc compatibility. */
815 #define PRE_GCC3_DWARF_FRAME_REGISTERS 77
817 /* Add 32 dwarf columns for synthetic SPE registers. */
818 #define DWARF_FRAME_REGISTERS (FIRST_PSEUDO_REGISTER + 32)
820 /* The SPE has an additional 32 synthetic registers, with DWARF debug
821 info numbering for these registers starting at 1200. While eh_frame
822 register numbering need not be the same as the debug info numbering,
823 we choose to number these regs for eh_frame at 1200 too. This allows
824 future versions of the rs6000 backend to add hard registers and
825 continue to use the gcc hard register numbering for eh_frame. If the
826 extra SPE registers in eh_frame were numbered starting from the
827 current value of FIRST_PSEUDO_REGISTER, then if FIRST_PSEUDO_REGISTER
828 changed we'd need to introduce a mapping in DWARF_FRAME_REGNUM to
829 avoid invalidating older SPE eh_frame info.
831 We must map them here to avoid huge unwinder tables mostly consisting
833 #define DWARF_REG_TO_UNWIND_COLUMN(r) \
834 ((r) > 1200 ? ((r) - 1200 + FIRST_PSEUDO_REGISTER) : (r))
836 /* Use gcc hard register numbering for eh_frame. */
837 #define DWARF_FRAME_REGNUM(REGNO) (REGNO)
839 /* 1 for registers that have pervasive standard uses
840 and are not available for the register allocator.
842 On RS/6000, r1 is used for the stack. On Darwin, r2 is available
843 as a local register; for all other OS's r2 is the TOC pointer.
845 cr5 is not supposed to be used.
847 On System V implementations, r13 is fixed and not available for use. */
849 #define FIXED_REGISTERS \
850 {0, 1, FIXED_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, FIXED_R13, 0, 0, \
851 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
852 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
853 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
854 0, 0, 0, 1, 0, 0, 0, 0, 0, 1, 0, 0, 1, \
855 /* AltiVec registers. */ \
856 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
857 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
862 /* 1 for registers not available across function calls.
863 These must include the FIXED_REGISTERS and also any
864 registers that can be used without being saved.
865 The latter must include the registers where values are returned
866 and the register where structure-value addresses are passed.
867 Aside from that, you can include as many other registers as you like. */
869 #define CALL_USED_REGISTERS \
870 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
871 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
872 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
873 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
874 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
875 /* AltiVec registers. */ \
876 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
877 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
882 /* Like `CALL_USED_REGISTERS' except this macro doesn't require that
883 the entire set of `FIXED_REGISTERS' be included.
884 (`CALL_USED_REGISTERS' must be a superset of `FIXED_REGISTERS').
885 This macro is optional. If not specified, it defaults to the value
886 of `CALL_USED_REGISTERS'. */
888 #define CALL_REALLY_USED_REGISTERS \
889 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
890 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
891 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
892 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
893 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
894 /* AltiVec registers. */ \
895 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
896 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
907 #define MAX_CR_REGNO 75
909 #define FIRST_ALTIVEC_REGNO 77
910 #define LAST_ALTIVEC_REGNO 108
911 #define TOTAL_ALTIVEC_REGS (LAST_ALTIVEC_REGNO - FIRST_ALTIVEC_REGNO + 1)
912 #define VRSAVE_REGNO 109
913 #define VSCR_REGNO 110
914 #define SPE_ACC_REGNO 111
915 #define SPEFSCR_REGNO 112
917 /* List the order in which to allocate registers. Each register must be
918 listed once, even those in FIXED_REGISTERS.
920 We allocate in the following order:
921 fp0 (not saved or used for anything)
922 fp13 - fp2 (not saved; incoming fp arg registers)
923 fp1 (not saved; return value)
924 fp31 - fp14 (saved; order given to save least number)
925 cr7, cr6 (not saved or special)
926 cr1 (not saved, but used for FP operations)
927 cr0 (not saved, but used for arithmetic operations)
928 cr4, cr3, cr2 (saved)
929 r0 (not saved; cannot be base reg)
930 r9 (not saved; best for TImode)
931 r11, r10, r8-r4 (not saved; highest used first to make less conflict)
932 r3 (not saved; return value register)
933 r31 - r13 (saved; order given to save least number)
934 r12 (not saved; if used for DImode or DFmode would use r13)
935 mq (not saved; best to use it if we can)
936 ctr (not saved; when we have the choice ctr is better)
938 cr5, r1, r2, ap, xer, vrsave, vscr (fixed)
939 spe_acc, spefscr (fixed)
942 v0 - v1 (not saved or used for anything)
943 v13 - v3 (not saved; incoming vector arg registers)
944 v2 (not saved; incoming vector arg reg; return value)
945 v19 - v14 (not saved or used for anything)
946 v31 - v20 (saved; order given to save least number)
950 #define MAYBE_R2_AVAILABLE
951 #define MAYBE_R2_FIXED 2,
953 #define MAYBE_R2_AVAILABLE 2,
954 #define MAYBE_R2_FIXED
957 #define REG_ALLOC_ORDER \
959 45, 44, 43, 42, 41, 40, 39, 38, 37, 36, 35, 34, \
961 63, 62, 61, 60, 59, 58, 57, 56, 55, 54, 53, 52, 51, \
962 50, 49, 48, 47, 46, \
963 75, 74, 69, 68, 72, 71, 70, \
964 0, MAYBE_R2_AVAILABLE \
965 9, 11, 10, 8, 7, 6, 5, 4, \
967 31, 30, 29, 28, 27, 26, 25, 24, 23, 22, 21, 20, 19, \
968 18, 17, 16, 15, 14, 13, 12, \
970 73, 1, MAYBE_R2_FIXED 67, 76, \
971 /* AltiVec registers. */ \
973 90, 89, 88, 87, 86, 85, 84, 83, 82, 81, 80, \
975 96, 95, 94, 93, 92, 91, \
976 108, 107, 106, 105, 104, 103, 102, 101, 100, 99, 98, \
981 /* True if register is floating-point. */
982 #define FP_REGNO_P(N) ((N) >= 32 && (N) <= 63)
984 /* True if register is a condition register. */
985 #define CR_REGNO_P(N) ((N) >= 68 && (N) <= 75)
987 /* True if register is a condition register, but not cr0. */
988 #define CR_REGNO_NOT_CR0_P(N) ((N) >= 69 && (N) <= 75)
990 /* True if register is an integer register. */
991 #define INT_REGNO_P(N) ((N) <= 31 || (N) == ARG_POINTER_REGNUM)
993 /* SPE SIMD registers are just the GPRs. */
994 #define SPE_SIMD_REGNO_P(N) ((N) <= 31)
996 /* True if register is the XER register. */
997 #define XER_REGNO_P(N) ((N) == XER_REGNO)
999 /* True if register is an AltiVec register. */
1000 #define ALTIVEC_REGNO_P(N) ((N) >= FIRST_ALTIVEC_REGNO && (N) <= LAST_ALTIVEC_REGNO)
1002 /* Return number of consecutive hard regs needed starting at reg REGNO
1003 to hold something of mode MODE.
1004 This is ordinarily the length in words of a value of mode MODE
1005 but can be less for certain modes in special long registers.
1007 For the SPE, GPRs are 64 bits but only 32 bits are visible in
1008 scalar instructions. The upper 32 bits are only available to the
1011 POWER and PowerPC GPRs hold 32 bits worth;
1012 PowerPC64 GPRs and FPRs point register holds 64 bits worth. */
1014 #define HARD_REGNO_NREGS(REGNO, MODE) \
1015 (FP_REGNO_P (REGNO) \
1016 ? ((GET_MODE_SIZE (MODE) + UNITS_PER_FP_WORD - 1) / UNITS_PER_FP_WORD) \
1017 : (SPE_SIMD_REGNO_P (REGNO) && TARGET_SPE && SPE_VECTOR_MODE (MODE)) \
1018 ? ((GET_MODE_SIZE (MODE) + UNITS_PER_SPE_WORD - 1) / UNITS_PER_SPE_WORD) \
1019 : ALTIVEC_REGNO_P (REGNO) \
1020 ? ((GET_MODE_SIZE (MODE) + UNITS_PER_ALTIVEC_WORD - 1) / UNITS_PER_ALTIVEC_WORD) \
1021 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1023 #define HARD_REGNO_CALL_PART_CLOBBERED(REGNO, MODE) \
1024 ((TARGET_32BIT && TARGET_POWERPC64 \
1025 && (MODE == DImode || MODE == DFmode) \
1026 && INT_REGNO_P (REGNO)) ? 1 : 0)
1028 #define ALTIVEC_VECTOR_MODE(MODE) \
1029 ((MODE) == V16QImode \
1030 || (MODE) == V8HImode \
1031 || (MODE) == V4SFmode \
1032 || (MODE) == V4SImode)
1034 #define SPE_VECTOR_MODE(MODE) \
1035 ((MODE) == V4HImode \
1036 || (MODE) == V2SFmode \
1037 || (MODE) == V1DImode \
1038 || (MODE) == V2SImode)
1040 /* Define this macro to be nonzero if the port is prepared to handle
1041 insns involving vector mode MODE. At the very least, it must have
1042 move patterns for this mode. */
1044 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1045 ((TARGET_SPE && SPE_VECTOR_MODE (MODE)) \
1046 || (TARGET_ALTIVEC && ALTIVEC_VECTOR_MODE (MODE)))
1048 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
1049 For POWER and PowerPC, the GPRs can hold any mode, but values bigger
1050 than one register cannot go past R31. The float
1051 registers only can hold floating modes and DImode, and CR register only
1052 can hold CC modes. We cannot put TImode anywhere except general
1053 register and it must be able to fit within the register set. */
1055 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1056 (INT_REGNO_P (REGNO) ? \
1057 INT_REGNO_P (REGNO + HARD_REGNO_NREGS (REGNO, MODE) - 1) \
1058 : FP_REGNO_P (REGNO) ? \
1059 (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1060 || (GET_MODE_CLASS (MODE) == MODE_INT \
1061 && GET_MODE_SIZE (MODE) == UNITS_PER_FP_WORD)) \
1062 : ALTIVEC_REGNO_P (REGNO) ? ALTIVEC_VECTOR_MODE (MODE) \
1063 : SPE_SIMD_REGNO_P (REGNO) && TARGET_SPE && SPE_VECTOR_MODE (MODE) ? 1 \
1064 : CR_REGNO_P (REGNO) ? GET_MODE_CLASS (MODE) == MODE_CC \
1065 : XER_REGNO_P (REGNO) ? (MODE) == PSImode \
1066 : GET_MODE_SIZE (MODE) <= UNITS_PER_WORD)
1068 /* Value is 1 if it is a good idea to tie two pseudo registers
1069 when one has mode MODE1 and one has mode MODE2.
1070 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1071 for any hard reg, then this must be 0 for correct output. */
1072 #define MODES_TIEABLE_P(MODE1, MODE2) \
1073 (GET_MODE_CLASS (MODE1) == MODE_FLOAT \
1074 ? GET_MODE_CLASS (MODE2) == MODE_FLOAT \
1075 : GET_MODE_CLASS (MODE2) == MODE_FLOAT \
1076 ? GET_MODE_CLASS (MODE1) == MODE_FLOAT \
1077 : GET_MODE_CLASS (MODE1) == MODE_CC \
1078 ? GET_MODE_CLASS (MODE2) == MODE_CC \
1079 : GET_MODE_CLASS (MODE2) == MODE_CC \
1080 ? GET_MODE_CLASS (MODE1) == MODE_CC \
1081 : SPE_VECTOR_MODE (MODE1) \
1082 ? SPE_VECTOR_MODE (MODE2) \
1083 : SPE_VECTOR_MODE (MODE2) \
1084 ? SPE_VECTOR_MODE (MODE1) \
1085 : ALTIVEC_VECTOR_MODE (MODE1) \
1086 ? ALTIVEC_VECTOR_MODE (MODE2) \
1087 : ALTIVEC_VECTOR_MODE (MODE2) \
1088 ? ALTIVEC_VECTOR_MODE (MODE1) \
1091 /* Post-reload, we can't use any new AltiVec registers, as we already
1092 emitted the vrsave mask. */
1094 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1095 (! ALTIVEC_REGNO_P (DST) || regs_ever_live[DST])
1097 /* A C expression returning the cost of moving data from a register of class
1098 CLASS1 to one of CLASS2. */
1100 #define REGISTER_MOVE_COST rs6000_register_move_cost
1102 /* A C expressions returning the cost of moving data of MODE from a register to
1105 #define MEMORY_MOVE_COST rs6000_memory_move_cost
1107 /* Specify the cost of a branch insn; roughly the number of extra insns that
1108 should be added to avoid a branch.
1110 Set this to 3 on the RS/6000 since that is roughly the average cost of an
1111 unscheduled conditional branch. */
1113 #define BRANCH_COST 3
1115 /* Override BRANCH_COST heuristic which empirically produces worse
1116 performance for fold_range_test(). */
1118 #define RANGE_TEST_NON_SHORT_CIRCUIT 0
1120 /* A fixed register used at prologue and epilogue generation to fix
1121 addressing modes. The SPE needs heavy addressing fixes at the last
1122 minute, and it's best to save a register for it.
1124 AltiVec also needs fixes, but we've gotten around using r11, which
1125 is actually wrong because when use_backchain_to_restore_sp is true,
1126 we end up clobbering r11.
1128 The AltiVec case needs to be fixed. Dunno if we should break ABI
1129 compatibility and reserve a register for it as well.. */
1131 #define FIXED_SCRATCH (TARGET_SPE ? 14 : 11)
1133 /* Define this macro to change register usage conditional on target flags.
1134 Set MQ register fixed (already call_used) if not POWER architecture
1135 (RIOS1, RIOS2, RSC, and PPC601) so that it will not be allocated.
1136 64-bit AIX reserves GPR13 for thread-private data.
1137 Conditionally disable FPRs. */
1139 #define CONDITIONAL_REGISTER_USAGE \
1142 if (! TARGET_POWER) \
1143 fixed_regs[64] = 1; \
1145 fixed_regs[13] = call_used_regs[13] \
1146 = call_really_used_regs[13] = 1; \
1147 if (TARGET_SOFT_FLOAT || !TARGET_FPRS) \
1148 for (i = 32; i < 64; i++) \
1149 fixed_regs[i] = call_used_regs[i] \
1150 = call_really_used_regs[i] = 1; \
1151 if (DEFAULT_ABI == ABI_V4 \
1152 && PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM \
1154 fixed_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] = 1; \
1155 if (DEFAULT_ABI == ABI_V4 \
1156 && PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM \
1158 fixed_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] \
1159 = call_used_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] \
1160 = call_really_used_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] = 1; \
1161 if (DEFAULT_ABI == ABI_DARWIN \
1162 && PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
1163 global_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] \
1164 = fixed_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] \
1165 = call_used_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] \
1166 = call_really_used_regs[RS6000_PIC_OFFSET_TABLE_REGNUM] = 1; \
1167 if (TARGET_ALTIVEC) \
1168 global_regs[VSCR_REGNO] = 1; \
1171 global_regs[SPEFSCR_REGNO] = 1; \
1172 fixed_regs[FIXED_SCRATCH] \
1173 = call_used_regs[FIXED_SCRATCH] \
1174 = call_really_used_regs[FIXED_SCRATCH] = 1; \
1176 if (! TARGET_ALTIVEC) \
1178 for (i = FIRST_ALTIVEC_REGNO; i <= LAST_ALTIVEC_REGNO; ++i) \
1179 fixed_regs[i] = call_used_regs[i] = call_really_used_regs[i] = 1; \
1180 call_really_used_regs[VRSAVE_REGNO] = 1; \
1182 if (TARGET_ALTIVEC_ABI) \
1183 for (i = FIRST_ALTIVEC_REGNO; i < FIRST_ALTIVEC_REGNO + 20; ++i) \
1184 call_used_regs[i] = call_really_used_regs[i] = 1; \
1187 /* Specify the registers used for certain standard purposes.
1188 The values of these macros are register numbers. */
1190 /* RS/6000 pc isn't overloaded on a register that the compiler knows about. */
1191 /* #define PC_REGNUM */
1193 /* Register to use for pushing function arguments. */
1194 #define STACK_POINTER_REGNUM 1
1196 /* Base register for access to local variables of the function. */
1197 #define FRAME_POINTER_REGNUM 31
1199 /* Value should be nonzero if functions must have frame pointers.
1200 Zero means the frame pointer need not be set up (and parms
1201 may be accessed via the stack pointer) in functions that seem suitable.
1202 This is computed in `reload', in reload1.c. */
1203 #define FRAME_POINTER_REQUIRED 0
1205 /* Base register for access to arguments of the function. */
1206 #define ARG_POINTER_REGNUM 67
1208 /* Place to put static chain when calling a function that requires it. */
1209 #define STATIC_CHAIN_REGNUM 11
1211 /* Link register number. */
1212 #define LINK_REGISTER_REGNUM 65
1214 /* Count register number. */
1215 #define COUNT_REGISTER_REGNUM 66
1217 /* Define the classes of registers for register constraints in the
1218 machine description. Also define ranges of constants.
1220 One of the classes must always be named ALL_REGS and include all hard regs.
1221 If there is more than one class, another class must be named NO_REGS
1222 and contain no registers.
1224 The name GENERAL_REGS must be the name of a class (or an alias for
1225 another name such as ALL_REGS). This is the class of registers
1226 that is allowed by "g" or "r" in a register constraint.
1227 Also, registers outside this class are allocated only when
1228 instructions express preferences for them.
1230 The classes must be numbered in nondecreasing order; that is,
1231 a larger-numbered class must never be contained completely
1232 in a smaller-numbered class.
1234 For any two classes, it is very desirable that there be another
1235 class that represents their union. */
1237 /* The RS/6000 has three types of registers, fixed-point, floating-point,
1238 and condition registers, plus three special registers, MQ, CTR, and the
1239 link register. AltiVec adds a vector register class.
1241 However, r0 is special in that it cannot be used as a base register.
1242 So make a class for registers valid as base registers.
1244 Also, cr0 is the only condition code register that can be used in
1245 arithmetic insns, so make a separate class for it. */
1273 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1275 /* Give names of register classes as strings for dump file. */
1277 #define REG_CLASS_NAMES \
1288 "NON_SPECIAL_REGS", \
1292 "LINK_OR_CTR_REGS", \
1294 "SPEC_OR_GEN_REGS", \
1302 /* Define which registers fit in which classes.
1303 This is an initializer for a vector of HARD_REG_SET
1304 of length N_REG_CLASSES. */
1306 #define REG_CLASS_CONTENTS \
1308 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1309 { 0xfffffffe, 0x00000000, 0x00000008, 0x00000000 }, /* BASE_REGS */ \
1310 { 0xffffffff, 0x00000000, 0x00000008, 0x00000000 }, /* GENERAL_REGS */ \
1311 { 0x00000000, 0xffffffff, 0x00000000, 0x00000000 }, /* FLOAT_REGS */ \
1312 { 0x00000000, 0x00000000, 0xffffe000, 0x00001fff }, /* ALTIVEC_REGS */ \
1313 { 0x00000000, 0x00000000, 0x00000000, 0x00002000 }, /* VRSAVE_REGS */ \
1314 { 0x00000000, 0x00000000, 0x00000000, 0x00004000 }, /* VSCR_REGS */ \
1315 { 0x00000000, 0x00000000, 0x00000000, 0x00008000 }, /* SPE_ACC_REGS */ \
1316 { 0x00000000, 0x00000000, 0x00000000, 0x00010000 }, /* SPEFSCR_REGS */ \
1317 { 0xffffffff, 0xffffffff, 0x00000008, 0x00000000 }, /* NON_SPECIAL_REGS */ \
1318 { 0x00000000, 0x00000000, 0x00000001, 0x00000000 }, /* MQ_REGS */ \
1319 { 0x00000000, 0x00000000, 0x00000002, 0x00000000 }, /* LINK_REGS */ \
1320 { 0x00000000, 0x00000000, 0x00000004, 0x00000000 }, /* CTR_REGS */ \
1321 { 0x00000000, 0x00000000, 0x00000006, 0x00000000 }, /* LINK_OR_CTR_REGS */ \
1322 { 0x00000000, 0x00000000, 0x00000007, 0x00002000 }, /* SPECIAL_REGS */ \
1323 { 0xffffffff, 0x00000000, 0x0000000f, 0x00000000 }, /* SPEC_OR_GEN_REGS */ \
1324 { 0x00000000, 0x00000000, 0x00000010, 0x00000000 }, /* CR0_REGS */ \
1325 { 0x00000000, 0x00000000, 0x00000ff0, 0x00000000 }, /* CR_REGS */ \
1326 { 0xffffffff, 0x00000000, 0x0000efff, 0x00000000 }, /* NON_FLOAT_REGS */ \
1327 { 0x00000000, 0x00000000, 0x00001000, 0x00000000 }, /* XER_REGS */ \
1328 { 0xffffffff, 0xffffffff, 0xffffffff, 0x00003fff } /* ALL_REGS */ \
1331 /* The same information, inverted:
1332 Return the class number of the smallest class containing
1333 reg number REGNO. This could be a conditional expression
1334 or could index an array. */
1336 #define REGNO_REG_CLASS(REGNO) \
1337 ((REGNO) == 0 ? GENERAL_REGS \
1338 : (REGNO) < 32 ? BASE_REGS \
1339 : FP_REGNO_P (REGNO) ? FLOAT_REGS \
1340 : ALTIVEC_REGNO_P (REGNO) ? ALTIVEC_REGS \
1341 : (REGNO) == CR0_REGNO ? CR0_REGS \
1342 : CR_REGNO_P (REGNO) ? CR_REGS \
1343 : (REGNO) == MQ_REGNO ? MQ_REGS \
1344 : (REGNO) == LINK_REGISTER_REGNUM ? LINK_REGS \
1345 : (REGNO) == COUNT_REGISTER_REGNUM ? CTR_REGS \
1346 : (REGNO) == ARG_POINTER_REGNUM ? BASE_REGS \
1347 : (REGNO) == XER_REGNO ? XER_REGS \
1348 : (REGNO) == VRSAVE_REGNO ? VRSAVE_REGS \
1349 : (REGNO) == VSCR_REGNO ? VRSAVE_REGS \
1350 : (REGNO) == SPE_ACC_REGNO ? SPE_ACC_REGS \
1351 : (REGNO) == SPEFSCR_REGNO ? SPEFSCR_REGS \
1354 /* The class value for index registers, and the one for base regs. */
1355 #define INDEX_REG_CLASS GENERAL_REGS
1356 #define BASE_REG_CLASS BASE_REGS
1358 /* Get reg_class from a letter such as appears in the machine description. */
1360 #define REG_CLASS_FROM_LETTER(C) \
1361 ((C) == 'f' ? FLOAT_REGS \
1362 : (C) == 'b' ? BASE_REGS \
1363 : (C) == 'h' ? SPECIAL_REGS \
1364 : (C) == 'q' ? MQ_REGS \
1365 : (C) == 'c' ? CTR_REGS \
1366 : (C) == 'l' ? LINK_REGS \
1367 : (C) == 'v' ? ALTIVEC_REGS \
1368 : (C) == 'x' ? CR0_REGS \
1369 : (C) == 'y' ? CR_REGS \
1370 : (C) == 'z' ? XER_REGS \
1373 /* The letters I, J, K, L, M, N, and P in a register constraint string
1374 can be used to stand for particular ranges of immediate operands.
1375 This macro defines what the ranges are.
1376 C is the letter, and VALUE is a constant value.
1377 Return 1 if VALUE is in the range specified by C.
1379 `I' is a signed 16-bit constant
1380 `J' is a constant with only the high-order 16 bits nonzero
1381 `K' is a constant with only the low-order 16 bits nonzero
1382 `L' is a signed 16-bit constant shifted left 16 bits
1383 `M' is a constant that is greater than 31
1384 `N' is a positive constant that is an exact power of two
1385 `O' is the constant zero
1386 `P' is a constant whose negation is a signed 16-bit constant */
1388 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1389 ( (C) == 'I' ? (unsigned HOST_WIDE_INT) ((VALUE) + 0x8000) < 0x10000 \
1390 : (C) == 'J' ? ((VALUE) & (~ (unsigned HOST_WIDE_INT) 0xffff0000)) == 0 \
1391 : (C) == 'K' ? ((VALUE) & (~ (HOST_WIDE_INT) 0xffff)) == 0 \
1392 : (C) == 'L' ? (((VALUE) & 0xffff) == 0 \
1393 && ((VALUE) >> 31 == -1 || (VALUE) >> 31 == 0)) \
1394 : (C) == 'M' ? (VALUE) > 31 \
1395 : (C) == 'N' ? (VALUE) > 0 && exact_log2 (VALUE) >= 0 \
1396 : (C) == 'O' ? (VALUE) == 0 \
1397 : (C) == 'P' ? (unsigned HOST_WIDE_INT) ((- (VALUE)) + 0x8000) < 0x10000 \
1400 /* Similar, but for floating constants, and defining letters G and H.
1401 Here VALUE is the CONST_DOUBLE rtx itself.
1403 We flag for special constants when we can copy the constant into
1404 a general register in two insns for DF/DI and one insn for SF.
1406 'H' is used for DI/DF constants that take 3 insns. */
1408 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
1409 ( (C) == 'G' ? (num_insns_constant (VALUE, GET_MODE (VALUE)) \
1410 == ((GET_MODE (VALUE) == SFmode) ? 1 : 2)) \
1411 : (C) == 'H' ? (num_insns_constant (VALUE, GET_MODE (VALUE)) == 3) \
1414 /* Optional extra constraints for this machine.
1416 'Q' means that is a memory operand that is just an offset from a reg.
1417 'R' is for AIX TOC entries.
1418 'S' is a constant that can be placed into a 64-bit mask operand
1419 'T' is a constant that can be placed into a 32-bit mask operand
1420 'U' is for V.4 small data references.
1421 'W' is a vector constant that can be easily generated (no mem refs).
1422 'Y' is a indexed or word-aligned displacement memory operand.
1423 't' is for AND masks that can be performed by two rldic{l,r} insns. */
1425 #define EXTRA_CONSTRAINT(OP, C) \
1426 ((C) == 'Q' ? GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == REG \
1427 : (C) == 'R' ? legitimate_constant_pool_address_p (OP) \
1428 : (C) == 'S' ? mask64_operand (OP, DImode) \
1429 : (C) == 'T' ? mask_operand (OP, SImode) \
1430 : (C) == 'U' ? (DEFAULT_ABI == ABI_V4 \
1431 && small_data_operand (OP, GET_MODE (OP))) \
1432 : (C) == 't' ? (mask64_2_operand (OP, DImode) \
1433 && (fixed_regs[CR0_REGNO] \
1434 || !logical_operand (OP, DImode)) \
1435 && !mask64_operand (OP, DImode)) \
1436 : (C) == 'W' ? (easy_vector_constant (OP, GET_MODE (OP))) \
1437 : (C) == 'Y' ? (word_offset_memref_operand (OP, GET_MODE (OP))) \
1440 /* Defining, which contraints are memory contraints. Tells reload,
1441 that any memory address can be reloaded by copying the
1442 memory address into a base register if required. */
1444 #define EXTRA_MEMORY_CONSTRAINT(C, STR) \
1445 ((C) == 'Q' || (C) == 'Y')
1447 /* Given an rtx X being reloaded into a reg required to be
1448 in class CLASS, return the class of reg to actually use.
1449 In general this is just CLASS; but on some machines
1450 in some cases it is preferable to use a more restrictive class.
1452 On the RS/6000, we have to return NO_REGS when we want to reload a
1453 floating-point CONST_DOUBLE to force it to be copied to memory.
1455 We also don't want to reload integer values into floating-point
1456 registers if we can at all help it. In fact, this can
1457 cause reload to abort, if it tries to generate a reload of CTR
1458 into a FP register and discovers it doesn't have the memory location
1461 ??? Would it be a good idea to have reload do the converse, that is
1462 try to reload floating modes into FP registers if possible?
1465 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1466 (((GET_CODE (X) == CONST_DOUBLE \
1467 && GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT) \
1469 : (GET_MODE_CLASS (GET_MODE (X)) == MODE_INT \
1470 && (CLASS) == NON_SPECIAL_REGS) \
1474 /* Return the register class of a scratch register needed to copy IN into
1475 or out of a register in CLASS in MODE. If it can be done directly,
1476 NO_REGS is returned. */
1478 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
1479 secondary_reload_class (CLASS, MODE, IN)
1481 /* If we are copying between FP or AltiVec registers and anything
1482 else, we need a memory location. */
1484 #define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) \
1485 ((CLASS1) != (CLASS2) && ((CLASS1) == FLOAT_REGS \
1486 || (CLASS2) == FLOAT_REGS \
1487 || (CLASS1) == ALTIVEC_REGS \
1488 || (CLASS2) == ALTIVEC_REGS))
1490 /* Return the maximum number of consecutive registers
1491 needed to represent mode MODE in a register of class CLASS.
1493 On RS/6000, this is the size of MODE in words,
1494 except in the FP regs, where a single reg is enough for two words. */
1495 #define CLASS_MAX_NREGS(CLASS, MODE) \
1496 (((CLASS) == FLOAT_REGS) \
1497 ? ((GET_MODE_SIZE (MODE) + UNITS_PER_FP_WORD - 1) / UNITS_PER_FP_WORD) \
1498 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1501 /* Return a class of registers that cannot change FROM mode to TO mode. */
1503 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1504 (((DEFAULT_ABI == ABI_AIX || DEFAULT_ABI == ABI_DARWIN) \
1505 && GET_MODE_SIZE (FROM) >= 8 && GET_MODE_SIZE (TO) >= 8) \
1507 : GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1508 ? reg_classes_intersect_p (FLOAT_REGS, CLASS) \
1509 : (TARGET_SPE && (SPE_VECTOR_MODE (FROM) + SPE_VECTOR_MODE (TO)) == 1) \
1510 ? reg_classes_intersect_p (GENERAL_REGS, CLASS) \
1513 /* Stack layout; function entry, exit and calling. */
1515 /* Enumeration to give which calling sequence to use. */
1518 ABI_AIX, /* IBM's AIX */
1519 ABI_V4, /* System V.4/eabi */
1520 ABI_DARWIN /* Apple's Darwin (OS X kernel) */
1523 extern enum rs6000_abi rs6000_current_abi; /* available for use by subtarget */
1525 /* Define this if pushing a word on the stack
1526 makes the stack pointer a smaller address. */
1527 #define STACK_GROWS_DOWNWARD
1529 /* Define this if the nominal address of the stack frame
1530 is at the high-address end of the local variables;
1531 that is, each additional local variable allocated
1532 goes at a more negative offset in the frame.
1534 On the RS/6000, we grow upwards, from the area after the outgoing
1536 /* #define FRAME_GROWS_DOWNWARD */
1538 /* Size of the outgoing register save area */
1539 #define RS6000_REG_SAVE ((DEFAULT_ABI == ABI_AIX \
1540 || DEFAULT_ABI == ABI_DARWIN) \
1541 ? (TARGET_64BIT ? 64 : 32) \
1544 /* Size of the fixed area on the stack */
1545 #define RS6000_SAVE_AREA \
1546 (((DEFAULT_ABI == ABI_AIX || DEFAULT_ABI == ABI_DARWIN) ? 24 : 8) \
1547 << (TARGET_64BIT ? 1 : 0))
1549 /* MEM representing address to save the TOC register */
1550 #define RS6000_SAVE_TOC gen_rtx_MEM (Pmode, \
1551 plus_constant (stack_pointer_rtx, \
1552 (TARGET_32BIT ? 20 : 40)))
1554 /* Size of the V.4 varargs area if needed */
1555 #define RS6000_VARARGS_AREA 0
1557 /* Align an address */
1558 #define RS6000_ALIGN(n,a) (((n) + (a) - 1) & ~((a) - 1))
1560 /* Size of V.4 varargs area in bytes */
1561 #define RS6000_VARARGS_SIZE \
1562 ((GP_ARG_NUM_REG * (TARGET_32BIT ? 4 : 8)) + (FP_ARG_NUM_REG * 8) + 8)
1564 /* Offset within stack frame to start allocating local variables at.
1565 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1566 first local allocated. Otherwise, it is the offset to the BEGINNING
1567 of the first local allocated.
1569 On the RS/6000, the frame pointer is the same as the stack pointer,
1570 except for dynamic allocations. So we start after the fixed area and
1571 outgoing parameter area. */
1573 #define STARTING_FRAME_OFFSET \
1574 (RS6000_ALIGN (current_function_outgoing_args_size, \
1575 TARGET_ALTIVEC ? 16 : 8) \
1576 + RS6000_VARARGS_AREA \
1579 /* Offset from the stack pointer register to an item dynamically
1580 allocated on the stack, e.g., by `alloca'.
1582 The default value for this macro is `STACK_POINTER_OFFSET' plus the
1583 length of the outgoing arguments. The default is correct for most
1584 machines. See `function.c' for details. */
1585 #define STACK_DYNAMIC_OFFSET(FUNDECL) \
1586 (RS6000_ALIGN (current_function_outgoing_args_size, \
1587 TARGET_ALTIVEC ? 16 : 8) \
1588 + (STACK_POINTER_OFFSET))
1590 /* If we generate an insn to push BYTES bytes,
1591 this says how many the stack pointer really advances by.
1592 On RS/6000, don't define this because there are no push insns. */
1593 /* #define PUSH_ROUNDING(BYTES) */
1595 /* Offset of first parameter from the argument pointer register value.
1596 On the RS/6000, we define the argument pointer to the start of the fixed
1598 #define FIRST_PARM_OFFSET(FNDECL) RS6000_SAVE_AREA
1600 /* Offset from the argument pointer register value to the top of
1601 stack. This is different from FIRST_PARM_OFFSET because of the
1602 register save area. */
1603 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
1605 /* Define this if stack space is still allocated for a parameter passed
1606 in a register. The value is the number of bytes allocated to this
1608 #define REG_PARM_STACK_SPACE(FNDECL) RS6000_REG_SAVE
1610 /* Define this if the above stack space is to be considered part of the
1611 space allocated by the caller. */
1612 #define OUTGOING_REG_PARM_STACK_SPACE
1614 /* This is the difference between the logical top of stack and the actual sp.
1616 For the RS/6000, sp points past the fixed area. */
1617 #define STACK_POINTER_OFFSET RS6000_SAVE_AREA
1619 /* Define this if the maximum size of all the outgoing args is to be
1620 accumulated and pushed during the prologue. The amount can be
1621 found in the variable current_function_outgoing_args_size. */
1622 #define ACCUMULATE_OUTGOING_ARGS 1
1624 /* Value is the number of bytes of arguments automatically
1625 popped when returning from a subroutine call.
1626 FUNDECL is the declaration node of the function (as a tree),
1627 FUNTYPE is the data type of the function (as a tree),
1628 or for a library call it is an identifier node for the subroutine name.
1629 SIZE is the number of bytes of arguments passed on the stack. */
1631 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1633 /* Define how to find the value returned by a function.
1634 VALTYPE is the data type of the value (as a tree).
1635 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1636 otherwise, FUNC is 0. */
1638 #define FUNCTION_VALUE(VALTYPE, FUNC) rs6000_function_value ((VALTYPE), (FUNC))
1640 /* Define how to find the value returned by a library function
1641 assuming the value has mode MODE. */
1643 #define LIBCALL_VALUE(MODE) rs6000_libcall_value ((MODE))
1645 /* DRAFT_V4_STRUCT_RET defaults off. */
1646 #define DRAFT_V4_STRUCT_RET 0
1648 /* Let RETURN_IN_MEMORY control what happens. */
1649 #define DEFAULT_PCC_STRUCT_RETURN 0
1651 /* Mode of stack savearea.
1652 FUNCTION is VOIDmode because calling convention maintains SP.
1653 BLOCK needs Pmode for SP.
1654 NONLOCAL needs twice Pmode to maintain both backchain and SP. */
1655 #define STACK_SAVEAREA_MODE(LEVEL) \
1656 (LEVEL == SAVE_FUNCTION ? VOIDmode \
1657 : LEVEL == SAVE_NONLOCAL ? (TARGET_32BIT ? DImode : TImode) : Pmode)
1659 /* Minimum and maximum general purpose registers used to hold arguments. */
1660 #define GP_ARG_MIN_REG 3
1661 #define GP_ARG_MAX_REG 10
1662 #define GP_ARG_NUM_REG (GP_ARG_MAX_REG - GP_ARG_MIN_REG + 1)
1664 /* Minimum and maximum floating point registers used to hold arguments. */
1665 #define FP_ARG_MIN_REG 33
1666 #define FP_ARG_AIX_MAX_REG 45
1667 #define FP_ARG_V4_MAX_REG 40
1668 #define FP_ARG_MAX_REG ((DEFAULT_ABI == ABI_AIX \
1669 || DEFAULT_ABI == ABI_DARWIN) \
1670 ? FP_ARG_AIX_MAX_REG : FP_ARG_V4_MAX_REG)
1671 #define FP_ARG_NUM_REG (FP_ARG_MAX_REG - FP_ARG_MIN_REG + 1)
1673 /* Minimum and maximum AltiVec registers used to hold arguments. */
1674 #define ALTIVEC_ARG_MIN_REG (FIRST_ALTIVEC_REGNO + 2)
1675 #define ALTIVEC_ARG_MAX_REG (ALTIVEC_ARG_MIN_REG + 11)
1676 #define ALTIVEC_ARG_NUM_REG (ALTIVEC_ARG_MAX_REG - ALTIVEC_ARG_MIN_REG + 1)
1678 /* Return registers */
1679 #define GP_ARG_RETURN GP_ARG_MIN_REG
1680 #define FP_ARG_RETURN FP_ARG_MIN_REG
1681 #define ALTIVEC_ARG_RETURN (FIRST_ALTIVEC_REGNO + 2)
1683 /* Flags for the call/call_value rtl operations set up by function_arg */
1684 #define CALL_NORMAL 0x00000000 /* no special processing */
1685 /* Bits in 0x00000001 are unused. */
1686 #define CALL_V4_CLEAR_FP_ARGS 0x00000002 /* V.4, no FP args passed */
1687 #define CALL_V4_SET_FP_ARGS 0x00000004 /* V.4, FP args were passed */
1688 #define CALL_LONG 0x00000008 /* always call indirect */
1689 #define CALL_LIBCALL 0x00000010 /* libcall */
1691 /* 1 if N is a possible register number for a function value
1692 as seen by the caller.
1694 On RS/6000, this is r3, fp1, and v2 (for AltiVec). */
1695 #define FUNCTION_VALUE_REGNO_P(N) \
1696 ((N) == GP_ARG_RETURN \
1697 || ((N) == FP_ARG_RETURN && TARGET_HARD_FLOAT) \
1698 || ((N) == ALTIVEC_ARG_RETURN && TARGET_ALTIVEC))
1700 /* 1 if N is a possible register number for function argument passing.
1701 On RS/6000, these are r3-r10 and fp1-fp13.
1702 On AltiVec, v2 - v13 are used for passing vectors. */
1703 #define FUNCTION_ARG_REGNO_P(N) \
1704 ((unsigned) (N) - GP_ARG_MIN_REG < GP_ARG_NUM_REG \
1705 || ((unsigned) (N) - ALTIVEC_ARG_MIN_REG < ALTIVEC_ARG_NUM_REG \
1706 && TARGET_ALTIVEC) \
1707 || ((unsigned) (N) - FP_ARG_MIN_REG < FP_ARG_NUM_REG \
1708 && TARGET_HARD_FLOAT))
1710 /* A C structure for machine-specific, per-function data.
1711 This is added to the cfun structure. */
1712 typedef struct machine_function GTY(())
1714 /* Whether a System V.4 varargs area was created. */
1716 /* Flags if __builtin_return_address (n) with n >= 1 was used. */
1717 int ra_needs_full_frame;
1718 /* Some local-dynamic symbol. */
1719 const char *some_ld_name;
1720 /* Whether the instruction chain has been scanned already. */
1721 int insn_chain_scanned_p;
1722 /* Flags if __builtin_return_address (0) was used. */
1726 /* Define a data type for recording info about an argument list
1727 during the scan of that argument list. This data type should
1728 hold all necessary information about the function itself
1729 and about the args processed so far, enough to enable macros
1730 such as FUNCTION_ARG to determine where the next arg should go.
1732 On the RS/6000, this is a structure. The first element is the number of
1733 total argument words, the second is used to store the next
1734 floating-point register number, and the third says how many more args we
1735 have prototype types for.
1737 For ABI_V4, we treat these slightly differently -- `sysv_gregno' is
1738 the next available GP register, `fregno' is the next available FP
1739 register, and `words' is the number of words used on the stack.
1741 The varargs/stdarg support requires that this structure's size
1742 be a multiple of sizeof(int). */
1744 typedef struct rs6000_args
1746 int words; /* # words used for passing GP registers */
1747 int fregno; /* next available FP register */
1748 int vregno; /* next available AltiVec register */
1749 int nargs_prototype; /* # args left in the current prototype */
1750 int prototype; /* Whether a prototype was defined */
1751 int stdarg; /* Whether function is a stdarg function. */
1752 int call_cookie; /* Do special things for this call */
1753 int sysv_gregno; /* next available GP register */
1756 /* Define intermediate macro to compute the size (in registers) of an argument
1759 #define UNITS_PER_ARG (TARGET_32BIT ? 4 : 8)
1761 #define RS6000_ARG_SIZE(MODE, TYPE) \
1762 ((MODE) != BLKmode \
1763 ? (GET_MODE_SIZE (MODE) + (UNITS_PER_ARG - 1)) / UNITS_PER_ARG \
1764 : (int_size_in_bytes (TYPE) + (UNITS_PER_ARG - 1)) / UNITS_PER_ARG)
1766 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1767 for a call to a function whose data type is FNTYPE.
1768 For a library call, FNTYPE is 0. */
1770 #define INIT_CUMULATIVE_ARGS(CUM,FNTYPE,LIBNAME,INDIRECT) \
1771 init_cumulative_args (&CUM, FNTYPE, LIBNAME, FALSE, FALSE)
1773 /* Similar, but when scanning the definition of a procedure. We always
1774 set NARGS_PROTOTYPE large so we never return an EXPR_LIST. */
1776 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM,FNTYPE,LIBNAME) \
1777 init_cumulative_args (&CUM, FNTYPE, LIBNAME, TRUE, FALSE)
1779 /* Like INIT_CUMULATIVE_ARGS' but only used for outgoing libcalls. */
1781 #define INIT_CUMULATIVE_LIBCALL_ARGS(CUM, MODE, LIBNAME) \
1782 init_cumulative_args (&CUM, NULL_TREE, LIBNAME, FALSE, TRUE)
1784 /* Update the data in CUM to advance over an argument
1785 of mode MODE and data type TYPE.
1786 (TYPE is null for libcalls where that information may not be available.) */
1788 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1789 function_arg_advance (&CUM, MODE, TYPE, NAMED)
1791 /* Determine where to put an argument to a function.
1792 Value is zero to push the argument on the stack,
1793 or a hard register in which to store the argument.
1795 MODE is the argument's machine mode.
1796 TYPE is the data type of the argument (as a tree).
1797 This is null for libcalls where that information may
1799 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1800 the preceding args and about the function being called.
1801 NAMED is nonzero if this argument is a named parameter
1802 (otherwise it is an extra parameter matching an ellipsis).
1804 On RS/6000 the first eight words of non-FP are normally in registers
1805 and the rest are pushed. The first 13 FP args are in registers.
1807 If this is floating-point and no prototype is specified, we use
1808 both an FP and integer register (or possibly FP reg and stack). Library
1809 functions (when TYPE is zero) always have the proper types for args,
1810 so we can pass the FP value just in one register. emit_library_function
1811 doesn't support EXPR_LIST anyway. */
1813 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1814 function_arg (&CUM, MODE, TYPE, NAMED)
1816 /* For an arg passed partly in registers and partly in memory,
1817 this is the number of registers used.
1818 For args passed entirely in registers or entirely in memory, zero. */
1820 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1821 function_arg_partial_nregs (&CUM, MODE, TYPE, NAMED)
1823 /* A C expression that indicates when an argument must be passed by
1824 reference. If nonzero for an argument, a copy of that argument is
1825 made in memory and a pointer to the argument is passed instead of
1826 the argument itself. The pointer is passed in whatever way is
1827 appropriate for passing a pointer to that type. */
1829 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1830 function_arg_pass_by_reference(&CUM, MODE, TYPE, NAMED)
1832 /* If defined, a C expression which determines whether, and in which
1833 direction, to pad out an argument with extra space. The value
1834 should be of type `enum direction': either `upward' to pad above
1835 the argument, `downward' to pad below, or `none' to inhibit
1838 #define FUNCTION_ARG_PADDING(MODE, TYPE) function_arg_padding (MODE, TYPE)
1840 /* If defined, a C expression that gives the alignment boundary, in bits,
1841 of an argument with the specified mode and type. If it is not defined,
1842 PARM_BOUNDARY is used for all arguments. */
1844 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
1845 function_arg_boundary (MODE, TYPE)
1847 /* Define to nonzero if complex arguments should be split into their
1848 corresponding components.
1850 This should be set for Linux and Darwin as well, but we can't break
1851 the ABIs at the moment. For now, only AIX gets fixed. */
1852 #define SPLIT_COMPLEX_ARGS (DEFAULT_ABI == ABI_AIX)
1854 /* Implement `va_start' for varargs and stdarg. */
1855 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
1856 rs6000_va_start (valist, nextarg)
1858 /* Implement `va_arg'. */
1859 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1860 rs6000_va_arg (valist, type)
1862 #define PAD_VARARGS_DOWN \
1863 (FUNCTION_ARG_PADDING (TYPE_MODE (type), type) == downward)
1865 /* Output assembler code to FILE to increment profiler label # LABELNO
1866 for profiling a function entry. */
1868 #define FUNCTION_PROFILER(FILE, LABELNO) \
1869 output_function_profiler ((FILE), (LABELNO));
1871 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1872 the stack pointer does not matter. No definition is equivalent to
1875 On the RS/6000, this is nonzero because we can restore the stack from
1876 its backpointer, which we maintain. */
1877 #define EXIT_IGNORE_STACK 1
1879 /* Define this macro as a C expression that is nonzero for registers
1880 that are used by the epilogue or the return' pattern. The stack
1881 and frame pointer registers are already be assumed to be used as
1884 #define EPILOGUE_USES(REGNO) \
1885 ((reload_completed && (REGNO) == LINK_REGISTER_REGNUM) \
1886 || (TARGET_ALTIVEC && (REGNO) == VRSAVE_REGNO) \
1887 || (current_function_calls_eh_return \
1892 /* TRAMPOLINE_TEMPLATE deleted */
1894 /* Length in units of the trampoline for entering a nested function. */
1896 #define TRAMPOLINE_SIZE rs6000_trampoline_size ()
1898 /* Emit RTL insns to initialize the variable parts of a trampoline.
1899 FNADDR is an RTX for the address of the function's pure code.
1900 CXT is an RTX for the static chain value for the function. */
1902 #define INITIALIZE_TRAMPOLINE(ADDR, FNADDR, CXT) \
1903 rs6000_initialize_trampoline (ADDR, FNADDR, CXT)
1905 /* Definitions for __builtin_return_address and __builtin_frame_address.
1906 __builtin_return_address (0) should give link register (65), enable
1908 /* This should be uncommented, so that the link register is used, but
1909 currently this would result in unmatched insns and spilling fixed
1910 registers so we'll leave it for another day. When these problems are
1911 taken care of one additional fetch will be necessary in RETURN_ADDR_RTX.
1913 /* #define RETURN_ADDR_IN_PREVIOUS_FRAME */
1915 /* Number of bytes into the frame return addresses can be found. See
1916 rs6000_stack_info in rs6000.c for more information on how the different
1917 abi's store the return address. */
1918 #define RETURN_ADDRESS_OFFSET \
1919 ((DEFAULT_ABI == ABI_AIX \
1920 || DEFAULT_ABI == ABI_DARWIN) ? (TARGET_32BIT ? 8 : 16) : \
1921 (DEFAULT_ABI == ABI_V4) ? 4 : \
1922 (internal_error ("RETURN_ADDRESS_OFFSET not supported"), 0))
1924 /* The current return address is in link register (65). The return address
1925 of anything farther back is accessed normally at an offset of 8 from the
1927 #define RETURN_ADDR_RTX(COUNT, FRAME) \
1928 (rs6000_return_addr (COUNT, FRAME))
1931 /* Definitions for register eliminations.
1933 We have two registers that can be eliminated on the RS/6000. First, the
1934 frame pointer register can often be eliminated in favor of the stack
1935 pointer register. Secondly, the argument pointer register can always be
1936 eliminated; it is replaced with either the stack or frame pointer.
1938 In addition, we use the elimination mechanism to see if r30 is needed
1939 Initially we assume that it isn't. If it is, we spill it. This is done
1940 by making it an eliminable register. We replace it with itself so that
1941 if it isn't needed, then existing uses won't be modified. */
1943 /* This is an array of structures. Each structure initializes one pair
1944 of eliminable registers. The "from" register number is given first,
1945 followed by "to". Eliminations of the same "from" register are listed
1946 in order of preference. */
1947 #define ELIMINABLE_REGS \
1948 {{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1949 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1950 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM}, \
1951 { RS6000_PIC_OFFSET_TABLE_REGNUM, RS6000_PIC_OFFSET_TABLE_REGNUM } }
1953 /* Given FROM and TO register numbers, say whether this elimination is allowed.
1954 Frame pointer elimination is automatically handled.
1956 For the RS/6000, if frame pointer elimination is being done, we would like
1957 to convert ap into fp, not sp.
1959 We need r30 if -mminimal-toc was specified, and there are constant pool
1962 #define CAN_ELIMINATE(FROM, TO) \
1963 ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM \
1964 ? ! frame_pointer_needed \
1965 : (FROM) == RS6000_PIC_OFFSET_TABLE_REGNUM \
1966 ? ! TARGET_MINIMAL_TOC || TARGET_NO_TOC || get_pool_size () == 0 \
1969 /* Define the offset between two registers, one to be eliminated, and the other
1970 its replacement, at the start of a routine. */
1971 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1972 ((OFFSET) = rs6000_initial_elimination_offset(FROM, TO))
1974 /* Addressing modes, and classification of registers for them. */
1976 #define HAVE_PRE_DECREMENT 1
1977 #define HAVE_PRE_INCREMENT 1
1979 /* Macros to check register numbers against specific register classes. */
1981 /* These assume that REGNO is a hard or pseudo reg number.
1982 They give nonzero only if REGNO is a hard reg of the suitable class
1983 or a pseudo reg currently allocated to a suitable hard reg.
1984 Since they use reg_renumber, they are safe only once reg_renumber
1985 has been allocated, which happens in local-alloc.c. */
1987 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1988 ((REGNO) < FIRST_PSEUDO_REGISTER \
1989 ? (REGNO) <= 31 || (REGNO) == 67 \
1990 : (reg_renumber[REGNO] >= 0 \
1991 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67)))
1993 #define REGNO_OK_FOR_BASE_P(REGNO) \
1994 ((REGNO) < FIRST_PSEUDO_REGISTER \
1995 ? ((REGNO) > 0 && (REGNO) <= 31) || (REGNO) == 67 \
1996 : (reg_renumber[REGNO] > 0 \
1997 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67)))
1999 /* Maximum number of registers that can appear in a valid memory address. */
2001 #define MAX_REGS_PER_ADDRESS 2
2003 /* Recognize any constant value that is a valid address. */
2005 #define CONSTANT_ADDRESS_P(X) \
2006 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
2007 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
2008 || GET_CODE (X) == HIGH)
2010 /* Nonzero if the constant value X is a legitimate general operand.
2011 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2013 On the RS/6000, all integer constants are acceptable, most won't be valid
2014 for particular insns, though. Only easy FP constants are
2017 #define LEGITIMATE_CONSTANT_P(X) \
2018 (((GET_CODE (X) != CONST_DOUBLE \
2019 && GET_CODE (X) != CONST_VECTOR) \
2020 || GET_MODE (X) == VOIDmode \
2021 || (TARGET_POWERPC64 && GET_MODE (X) == DImode) \
2022 || easy_fp_constant (X, GET_MODE (X)) \
2023 || easy_vector_constant (X, GET_MODE (X))) \
2024 && !rs6000_tls_referenced_p (X))
2026 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2027 and check its validity for a certain class.
2028 We have two alternate definitions for each of them.
2029 The usual definition accepts all pseudo regs; the other rejects
2030 them unless they have been allocated suitable hard regs.
2031 The symbol REG_OK_STRICT causes the latter definition to be used.
2033 Most source files want to accept pseudo regs in the hope that
2034 they will get allocated to the class that the insn wants them to be in.
2035 Source files for reload pass need to be strict.
2036 After reload, it makes no difference, since pseudo regs have
2037 been eliminated by then. */
2039 #ifdef REG_OK_STRICT
2040 # define REG_OK_STRICT_FLAG 1
2042 # define REG_OK_STRICT_FLAG 0
2045 /* Nonzero if X is a hard reg that can be used as an index
2046 or if it is a pseudo reg in the non-strict case. */
2047 #define INT_REG_OK_FOR_INDEX_P(X, STRICT) \
2049 && (REGNO (X) <= 31 \
2050 || REGNO (X) == ARG_POINTER_REGNUM \
2051 || REGNO (X) >= FIRST_PSEUDO_REGISTER)) \
2052 || ((STRICT) && REGNO_OK_FOR_INDEX_P (REGNO (X))))
2054 /* Nonzero if X is a hard reg that can be used as a base reg
2055 or if it is a pseudo reg in the non-strict case. */
2056 #define INT_REG_OK_FOR_BASE_P(X, STRICT) \
2057 (REGNO (X) > 0 && INT_REG_OK_FOR_INDEX_P (X, (STRICT)))
2059 #define REG_OK_FOR_INDEX_P(X) INT_REG_OK_FOR_INDEX_P (X, REG_OK_STRICT_FLAG)
2060 #define REG_OK_FOR_BASE_P(X) INT_REG_OK_FOR_BASE_P (X, REG_OK_STRICT_FLAG)
2062 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2063 that is a valid memory address for an instruction.
2064 The MODE argument is the machine mode for the MEM expression
2065 that wants to use this address.
2067 On the RS/6000, there are four valid address: a SYMBOL_REF that
2068 refers to a constant pool entry of an address (or the sum of it
2069 plus a constant), a short (16-bit signed) constant plus a register,
2070 the sum of two registers, or a register indirect, possibly with an
2071 auto-increment. For DFmode and DImode with a constant plus register,
2072 we must ensure that both words are addressable or PowerPC64 with offset
2075 For modes spanning multiple registers (DFmode in 32-bit GPRs,
2076 32-bit DImode, TImode), indexed addressing cannot be used because
2077 adjacent memory cells are accessed by adding word-sized offsets
2078 during assembly output. */
2080 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
2081 { if (rs6000_legitimate_address (MODE, X, REG_OK_STRICT_FLAG)) \
2085 /* Try machine-dependent ways of modifying an illegitimate address
2086 to be legitimate. If we find one, return the new, valid address.
2087 This macro is used in only one place: `memory_address' in explow.c.
2089 OLDX is the address as it was before break_out_memory_refs was called.
2090 In some cases it is useful to look at this to decide what needs to be done.
2092 MODE and WIN are passed so that this macro can use
2093 GO_IF_LEGITIMATE_ADDRESS.
2095 It is always safe for this macro to do nothing. It exists to recognize
2096 opportunities to optimize the output.
2098 On RS/6000, first check for the sum of a register with a constant
2099 integer that is out of range. If so, generate code to add the
2100 constant with the low-order 16 bits masked to the register and force
2101 this result into another register (this can be done with `cau').
2102 Then generate an address of REG+(CONST&0xffff), allowing for the
2103 possibility of bit 16 being a one.
2105 Then check for the sum of a register and something not constant, try to
2106 load the other things into a register and return the sum. */
2108 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
2109 { rtx result = rs6000_legitimize_address (X, OLDX, MODE); \
2110 if (result != NULL_RTX) \
2117 /* Try a machine-dependent way of reloading an illegitimate address
2118 operand. If we find one, push the reload and jump to WIN. This
2119 macro is used in only one place: `find_reloads_address' in reload.c.
2121 Implemented on rs6000 by rs6000_legitimize_reload_address.
2122 Note that (X) is evaluated twice; this is safe in current usage. */
2124 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_LEVELS,WIN) \
2127 (X) = rs6000_legitimize_reload_address ((X), (MODE), (OPNUM), \
2128 (int)(TYPE), (IND_LEVELS), &win); \
2133 /* Go to LABEL if ADDR (a legitimate address expression)
2134 has an effect that depends on the machine mode it is used for. */
2136 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
2138 if (rs6000_mode_dependent_address (ADDR)) \
2142 /* The register number of the register used to address a table of
2143 static data addresses in memory. In some cases this register is
2144 defined by a processor's "application binary interface" (ABI).
2145 When this macro is defined, RTL is generated for this register
2146 once, as with the stack pointer and frame pointer registers. If
2147 this macro is not defined, it is up to the machine-dependent files
2148 to allocate such a register (if necessary). */
2150 #define RS6000_PIC_OFFSET_TABLE_REGNUM 30
2151 #define PIC_OFFSET_TABLE_REGNUM (flag_pic ? RS6000_PIC_OFFSET_TABLE_REGNUM : INVALID_REGNUM)
2153 #define TOC_REGISTER (TARGET_MINIMAL_TOC ? RS6000_PIC_OFFSET_TABLE_REGNUM : 2)
2155 /* Define this macro if the register defined by
2156 `PIC_OFFSET_TABLE_REGNUM' is clobbered by calls. Do not define
2157 this macro if `PIC_OFFSET_TABLE_REGNUM' is not defined. */
2159 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
2161 /* By generating position-independent code, when two different
2162 programs (A and B) share a common library (libC.a), the text of
2163 the library can be shared whether or not the library is linked at
2164 the same address for both programs. In some of these
2165 environments, position-independent code requires not only the use
2166 of different addressing modes, but also special code to enable the
2167 use of these addressing modes.
2169 The `FINALIZE_PIC' macro serves as a hook to emit these special
2170 codes once the function is being compiled into assembly code, but
2171 not before. (It is not done before, because in the case of
2172 compiling an inline function, it would lead to multiple PIC
2173 prologues being included in functions which used inline functions
2174 and were compiled to assembly language.) */
2176 /* #define FINALIZE_PIC */
2178 /* A C expression that is nonzero if X is a legitimate immediate
2179 operand on the target machine when generating position independent
2180 code. You can assume that X satisfies `CONSTANT_P', so you need
2181 not check this. You can also assume FLAG_PIC is true, so you need
2182 not check it either. You need not define this macro if all
2183 constants (including `SYMBOL_REF') can be immediate operands when
2184 generating position independent code. */
2186 /* #define LEGITIMATE_PIC_OPERAND_P (X) */
2188 /* Define this if some processing needs to be done immediately before
2189 emitting code for an insn. */
2191 /* #define FINAL_PRESCAN_INSN(INSN,OPERANDS,NOPERANDS) */
2193 /* Specify the machine mode that this machine uses
2194 for the index in the tablejump instruction. */
2195 #define CASE_VECTOR_MODE SImode
2197 /* Define as C expression which evaluates to nonzero if the tablejump
2198 instruction expects the table to contain offsets from the address of the
2200 Do not define this if the table should contain absolute addresses. */
2201 #define CASE_VECTOR_PC_RELATIVE 1
2203 /* Define this as 1 if `char' should by default be signed; else as 0. */
2204 #define DEFAULT_SIGNED_CHAR 0
2206 /* This flag, if defined, says the same insns that convert to a signed fixnum
2207 also convert validly to an unsigned one. */
2209 /* #define FIXUNS_TRUNC_LIKE_FIX_TRUNC */
2211 /* Max number of bytes we can move from memory to memory
2212 in one reasonably fast instruction. */
2213 #define MOVE_MAX (! TARGET_POWERPC64 ? 4 : 8)
2214 #define MAX_MOVE_MAX 8
2216 /* Nonzero if access to memory by bytes is no faster than for words.
2217 Also nonzero if doing byte operations (specifically shifts) in registers
2219 #define SLOW_BYTE_ACCESS 1
2221 /* Define if operations between registers always perform the operation
2222 on the full register even if a narrower mode is specified. */
2223 #define WORD_REGISTER_OPERATIONS
2225 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2226 will either zero-extend or sign-extend. The value of this macro should
2227 be the code that says which one of the two operations is implicitly
2228 done, NIL if none. */
2229 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
2231 /* Define if loading short immediate values into registers sign extends. */
2232 #define SHORT_IMMEDIATES_SIGN_EXTEND
2234 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
2235 is done just by pretending it is already truncated. */
2236 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2238 /* The cntlzw and cntlzd instructions return 32 and 64 for input of zero. */
2239 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
2240 ((VALUE) = ((MODE) == SImode ? 32 : 64))
2242 /* The CTZ patterns return -1 for input of zero. */
2243 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = -1)
2245 /* Specify the machine mode that pointers have.
2246 After generation of rtl, the compiler makes no further distinction
2247 between pointers and any other objects of this machine mode. */
2248 #define Pmode (TARGET_32BIT ? SImode : DImode)
2250 /* Supply definition of STACK_SIZE_MODE for allocate_dynamic_stack_space. */
2251 #define STACK_SIZE_MODE (TARGET_32BIT ? SImode : DImode)
2253 /* Mode of a function address in a call instruction (for indexing purposes).
2254 Doesn't matter on RS/6000. */
2255 #define FUNCTION_MODE SImode
2257 /* Define this if addresses of constant functions
2258 shouldn't be put through pseudo regs where they can be cse'd.
2259 Desirable on machines where ordinary constants are expensive
2260 but a CALL with constant address is cheap. */
2261 #define NO_FUNCTION_CSE
2263 /* Define this to be nonzero if shift instructions ignore all but the low-order
2266 The sle and sre instructions which allow SHIFT_COUNT_TRUNCATED
2267 have been dropped from the PowerPC architecture. */
2269 #define SHIFT_COUNT_TRUNCATED (TARGET_POWER ? 1 : 0)
2271 /* Adjust the length of an INSN. LENGTH is the currently-computed length and
2272 should be adjusted to reflect any required changes. This macro is used when
2273 there is some systematic length adjustment required that would be difficult
2274 to express in the length attribute. */
2276 /* #define ADJUST_INSN_LENGTH(X,LENGTH) */
2278 /* Given a comparison code (EQ, NE, etc.) and the first operand of a
2279 COMPARE, return the mode to be used for the comparison. For
2280 floating-point, CCFPmode should be used. CCUNSmode should be used
2281 for unsigned comparisons. CCEQmode should be used when we are
2282 doing an inequality comparison on the result of a
2283 comparison. CCmode should be used in all other cases. */
2285 #define SELECT_CC_MODE(OP,X,Y) \
2286 (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT ? CCFPmode \
2287 : (OP) == GTU || (OP) == LTU || (OP) == GEU || (OP) == LEU ? CCUNSmode \
2288 : (((OP) == EQ || (OP) == NE) && GET_RTX_CLASS (GET_CODE (X)) == '<' \
2289 ? CCEQmode : CCmode))
2291 /* Can the condition code MODE be safely reversed? This is safe in
2292 all cases on this port, because at present it doesn't use the
2293 trapping FP comparisons (fcmpo). */
2294 #define REVERSIBLE_CC_MODE(MODE) 1
2296 /* Given a condition code and a mode, return the inverse condition. */
2297 #define REVERSE_CONDITION(CODE, MODE) rs6000_reverse_condition (MODE, CODE)
2299 /* Define the information needed to generate branch and scc insns. This is
2300 stored from the compare operation. */
2302 extern GTY(()) rtx rs6000_compare_op0;
2303 extern GTY(()) rtx rs6000_compare_op1;
2304 extern int rs6000_compare_fp_p;
2306 /* Control the assembler format that we output. */
2308 /* A C string constant describing how to begin a comment in the target
2309 assembler language. The compiler assumes that the comment will end at
2310 the end of the line. */
2311 #define ASM_COMMENT_START " #"
2313 /* Implicit library calls should use memcpy, not bcopy, etc. */
2315 #define TARGET_MEM_FUNCTIONS
2317 /* Flag to say the TOC is initialized */
2318 extern int toc_initialized;
2320 /* Macro to output a special constant pool entry. Go to WIN if we output
2321 it. Otherwise, it is written the usual way.
2323 On the RS/6000, toc entries are handled this way. */
2325 #define ASM_OUTPUT_SPECIAL_POOL_ENTRY(FILE, X, MODE, ALIGN, LABELNO, WIN) \
2326 { if (ASM_OUTPUT_SPECIAL_POOL_ENTRY_P (X, MODE)) \
2328 output_toc (FILE, X, LABELNO, MODE); \
2333 #ifdef HAVE_GAS_WEAK
2334 #define RS6000_WEAK 1
2336 #define RS6000_WEAK 0
2340 /* Used in lieu of ASM_WEAKEN_LABEL. */
2341 #define ASM_WEAKEN_DECL(FILE, DECL, NAME, VAL) \
2344 fputs ("\t.weak\t", (FILE)); \
2345 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2346 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
2347 && DEFAULT_ABI == ABI_AIX) \
2350 fputs ("[DS]", (FILE)); \
2351 fputs ("\n\t.weak\t.", (FILE)); \
2352 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2354 fputc ('\n', (FILE)); \
2357 ASM_OUTPUT_DEF ((FILE), (NAME), (VAL)); \
2358 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
2359 && DEFAULT_ABI == ABI_AIX) \
2361 fputs ("\t.set\t.", (FILE)); \
2362 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2363 fputs (",.", (FILE)); \
2364 RS6000_OUTPUT_BASENAME ((FILE), (VAL)); \
2365 fputc ('\n', (FILE)); \
2372 /* This implements the `alias' attribute. */
2373 #undef ASM_OUTPUT_DEF_FROM_DECLS
2374 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL, TARGET) \
2377 const char *alias = XSTR (XEXP (DECL_RTL (DECL), 0), 0); \
2378 const char *name = IDENTIFIER_POINTER (TARGET); \
2379 if (TREE_CODE (DECL) == FUNCTION_DECL \
2380 && DEFAULT_ABI == ABI_AIX) \
2382 if (TREE_PUBLIC (DECL)) \
2384 if (!RS6000_WEAK || !DECL_WEAK (DECL)) \
2386 fputs ("\t.globl\t.", FILE); \
2387 RS6000_OUTPUT_BASENAME (FILE, alias); \
2388 putc ('\n', FILE); \
2391 else if (TARGET_XCOFF) \
2393 fputs ("\t.lglobl\t.", FILE); \
2394 RS6000_OUTPUT_BASENAME (FILE, alias); \
2395 putc ('\n', FILE); \
2397 fputs ("\t.set\t.", FILE); \
2398 RS6000_OUTPUT_BASENAME (FILE, alias); \
2399 fputs (",.", FILE); \
2400 RS6000_OUTPUT_BASENAME (FILE, name); \
2401 fputc ('\n', FILE); \
2403 ASM_OUTPUT_DEF (FILE, alias, name); \
2407 #define TARGET_ASM_FILE_START rs6000_file_start
2409 /* Output to assembler file text saying following lines
2410 may contain character constants, extra white space, comments, etc. */
2412 #define ASM_APP_ON ""
2414 /* Output to assembler file text saying following lines
2415 no longer contain unusual constructs. */
2417 #define ASM_APP_OFF ""
2419 /* How to refer to registers in assembler output.
2420 This sequence is indexed by compiler's hard-register-number (see above). */
2422 extern char rs6000_reg_names[][8]; /* register names (0 vs. %r0). */
2424 #define REGISTER_NAMES \
2426 &rs6000_reg_names[ 0][0], /* r0 */ \
2427 &rs6000_reg_names[ 1][0], /* r1 */ \
2428 &rs6000_reg_names[ 2][0], /* r2 */ \
2429 &rs6000_reg_names[ 3][0], /* r3 */ \
2430 &rs6000_reg_names[ 4][0], /* r4 */ \
2431 &rs6000_reg_names[ 5][0], /* r5 */ \
2432 &rs6000_reg_names[ 6][0], /* r6 */ \
2433 &rs6000_reg_names[ 7][0], /* r7 */ \
2434 &rs6000_reg_names[ 8][0], /* r8 */ \
2435 &rs6000_reg_names[ 9][0], /* r9 */ \
2436 &rs6000_reg_names[10][0], /* r10 */ \
2437 &rs6000_reg_names[11][0], /* r11 */ \
2438 &rs6000_reg_names[12][0], /* r12 */ \
2439 &rs6000_reg_names[13][0], /* r13 */ \
2440 &rs6000_reg_names[14][0], /* r14 */ \
2441 &rs6000_reg_names[15][0], /* r15 */ \
2442 &rs6000_reg_names[16][0], /* r16 */ \
2443 &rs6000_reg_names[17][0], /* r17 */ \
2444 &rs6000_reg_names[18][0], /* r18 */ \
2445 &rs6000_reg_names[19][0], /* r19 */ \
2446 &rs6000_reg_names[20][0], /* r20 */ \
2447 &rs6000_reg_names[21][0], /* r21 */ \
2448 &rs6000_reg_names[22][0], /* r22 */ \
2449 &rs6000_reg_names[23][0], /* r23 */ \
2450 &rs6000_reg_names[24][0], /* r24 */ \
2451 &rs6000_reg_names[25][0], /* r25 */ \
2452 &rs6000_reg_names[26][0], /* r26 */ \
2453 &rs6000_reg_names[27][0], /* r27 */ \
2454 &rs6000_reg_names[28][0], /* r28 */ \
2455 &rs6000_reg_names[29][0], /* r29 */ \
2456 &rs6000_reg_names[30][0], /* r30 */ \
2457 &rs6000_reg_names[31][0], /* r31 */ \
2459 &rs6000_reg_names[32][0], /* fr0 */ \
2460 &rs6000_reg_names[33][0], /* fr1 */ \
2461 &rs6000_reg_names[34][0], /* fr2 */ \
2462 &rs6000_reg_names[35][0], /* fr3 */ \
2463 &rs6000_reg_names[36][0], /* fr4 */ \
2464 &rs6000_reg_names[37][0], /* fr5 */ \
2465 &rs6000_reg_names[38][0], /* fr6 */ \
2466 &rs6000_reg_names[39][0], /* fr7 */ \
2467 &rs6000_reg_names[40][0], /* fr8 */ \
2468 &rs6000_reg_names[41][0], /* fr9 */ \
2469 &rs6000_reg_names[42][0], /* fr10 */ \
2470 &rs6000_reg_names[43][0], /* fr11 */ \
2471 &rs6000_reg_names[44][0], /* fr12 */ \
2472 &rs6000_reg_names[45][0], /* fr13 */ \
2473 &rs6000_reg_names[46][0], /* fr14 */ \
2474 &rs6000_reg_names[47][0], /* fr15 */ \
2475 &rs6000_reg_names[48][0], /* fr16 */ \
2476 &rs6000_reg_names[49][0], /* fr17 */ \
2477 &rs6000_reg_names[50][0], /* fr18 */ \
2478 &rs6000_reg_names[51][0], /* fr19 */ \
2479 &rs6000_reg_names[52][0], /* fr20 */ \
2480 &rs6000_reg_names[53][0], /* fr21 */ \
2481 &rs6000_reg_names[54][0], /* fr22 */ \
2482 &rs6000_reg_names[55][0], /* fr23 */ \
2483 &rs6000_reg_names[56][0], /* fr24 */ \
2484 &rs6000_reg_names[57][0], /* fr25 */ \
2485 &rs6000_reg_names[58][0], /* fr26 */ \
2486 &rs6000_reg_names[59][0], /* fr27 */ \
2487 &rs6000_reg_names[60][0], /* fr28 */ \
2488 &rs6000_reg_names[61][0], /* fr29 */ \
2489 &rs6000_reg_names[62][0], /* fr30 */ \
2490 &rs6000_reg_names[63][0], /* fr31 */ \
2492 &rs6000_reg_names[64][0], /* mq */ \
2493 &rs6000_reg_names[65][0], /* lr */ \
2494 &rs6000_reg_names[66][0], /* ctr */ \
2495 &rs6000_reg_names[67][0], /* ap */ \
2497 &rs6000_reg_names[68][0], /* cr0 */ \
2498 &rs6000_reg_names[69][0], /* cr1 */ \
2499 &rs6000_reg_names[70][0], /* cr2 */ \
2500 &rs6000_reg_names[71][0], /* cr3 */ \
2501 &rs6000_reg_names[72][0], /* cr4 */ \
2502 &rs6000_reg_names[73][0], /* cr5 */ \
2503 &rs6000_reg_names[74][0], /* cr6 */ \
2504 &rs6000_reg_names[75][0], /* cr7 */ \
2506 &rs6000_reg_names[76][0], /* xer */ \
2508 &rs6000_reg_names[77][0], /* v0 */ \
2509 &rs6000_reg_names[78][0], /* v1 */ \
2510 &rs6000_reg_names[79][0], /* v2 */ \
2511 &rs6000_reg_names[80][0], /* v3 */ \
2512 &rs6000_reg_names[81][0], /* v4 */ \
2513 &rs6000_reg_names[82][0], /* v5 */ \
2514 &rs6000_reg_names[83][0], /* v6 */ \
2515 &rs6000_reg_names[84][0], /* v7 */ \
2516 &rs6000_reg_names[85][0], /* v8 */ \
2517 &rs6000_reg_names[86][0], /* v9 */ \
2518 &rs6000_reg_names[87][0], /* v10 */ \
2519 &rs6000_reg_names[88][0], /* v11 */ \
2520 &rs6000_reg_names[89][0], /* v12 */ \
2521 &rs6000_reg_names[90][0], /* v13 */ \
2522 &rs6000_reg_names[91][0], /* v14 */ \
2523 &rs6000_reg_names[92][0], /* v15 */ \
2524 &rs6000_reg_names[93][0], /* v16 */ \
2525 &rs6000_reg_names[94][0], /* v17 */ \
2526 &rs6000_reg_names[95][0], /* v18 */ \
2527 &rs6000_reg_names[96][0], /* v19 */ \
2528 &rs6000_reg_names[97][0], /* v20 */ \
2529 &rs6000_reg_names[98][0], /* v21 */ \
2530 &rs6000_reg_names[99][0], /* v22 */ \
2531 &rs6000_reg_names[100][0], /* v23 */ \
2532 &rs6000_reg_names[101][0], /* v24 */ \
2533 &rs6000_reg_names[102][0], /* v25 */ \
2534 &rs6000_reg_names[103][0], /* v26 */ \
2535 &rs6000_reg_names[104][0], /* v27 */ \
2536 &rs6000_reg_names[105][0], /* v28 */ \
2537 &rs6000_reg_names[106][0], /* v29 */ \
2538 &rs6000_reg_names[107][0], /* v30 */ \
2539 &rs6000_reg_names[108][0], /* v31 */ \
2540 &rs6000_reg_names[109][0], /* vrsave */ \
2541 &rs6000_reg_names[110][0], /* vscr */ \
2542 &rs6000_reg_names[111][0], /* spe_acc */ \
2543 &rs6000_reg_names[112][0], /* spefscr */ \
2546 /* Table of additional register names to use in user input. */
2548 #define ADDITIONAL_REGISTER_NAMES \
2549 {{"r0", 0}, {"r1", 1}, {"r2", 2}, {"r3", 3}, \
2550 {"r4", 4}, {"r5", 5}, {"r6", 6}, {"r7", 7}, \
2551 {"r8", 8}, {"r9", 9}, {"r10", 10}, {"r11", 11}, \
2552 {"r12", 12}, {"r13", 13}, {"r14", 14}, {"r15", 15}, \
2553 {"r16", 16}, {"r17", 17}, {"r18", 18}, {"r19", 19}, \
2554 {"r20", 20}, {"r21", 21}, {"r22", 22}, {"r23", 23}, \
2555 {"r24", 24}, {"r25", 25}, {"r26", 26}, {"r27", 27}, \
2556 {"r28", 28}, {"r29", 29}, {"r30", 30}, {"r31", 31}, \
2557 {"fr0", 32}, {"fr1", 33}, {"fr2", 34}, {"fr3", 35}, \
2558 {"fr4", 36}, {"fr5", 37}, {"fr6", 38}, {"fr7", 39}, \
2559 {"fr8", 40}, {"fr9", 41}, {"fr10", 42}, {"fr11", 43}, \
2560 {"fr12", 44}, {"fr13", 45}, {"fr14", 46}, {"fr15", 47}, \
2561 {"fr16", 48}, {"fr17", 49}, {"fr18", 50}, {"fr19", 51}, \
2562 {"fr20", 52}, {"fr21", 53}, {"fr22", 54}, {"fr23", 55}, \
2563 {"fr24", 56}, {"fr25", 57}, {"fr26", 58}, {"fr27", 59}, \
2564 {"fr28", 60}, {"fr29", 61}, {"fr30", 62}, {"fr31", 63}, \
2565 {"v0", 77}, {"v1", 78}, {"v2", 79}, {"v3", 80}, \
2566 {"v4", 81}, {"v5", 82}, {"v6", 83}, {"v7", 84}, \
2567 {"v8", 85}, {"v9", 86}, {"v10", 87}, {"v11", 88}, \
2568 {"v12", 89}, {"v13", 90}, {"v14", 91}, {"v15", 92}, \
2569 {"v16", 93}, {"v17", 94}, {"v18", 95}, {"v19", 96}, \
2570 {"v20", 97}, {"v21", 98}, {"v22", 99}, {"v23", 100}, \
2571 {"v24", 101},{"v25", 102},{"v26", 103},{"v27", 104}, \
2572 {"v28", 105},{"v29", 106},{"v30", 107},{"v31", 108}, \
2573 {"vrsave", 109}, {"vscr", 110}, \
2574 {"spe_acc", 111}, {"spefscr", 112}, \
2575 /* no additional names for: mq, lr, ctr, ap */ \
2576 {"cr0", 68}, {"cr1", 69}, {"cr2", 70}, {"cr3", 71}, \
2577 {"cr4", 72}, {"cr5", 73}, {"cr6", 74}, {"cr7", 75}, \
2578 {"cc", 68}, {"sp", 1}, {"toc", 2} }
2580 /* Text to write out after a CALL that may be replaced by glue code by
2581 the loader. This depends on the AIX version. */
2582 #define RS6000_CALL_GLUE "cror 31,31,31"
2584 /* This is how to output an element of a case-vector that is relative. */
2586 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2587 do { char buf[100]; \
2588 fputs ("\t.long ", FILE); \
2589 ASM_GENERATE_INTERNAL_LABEL (buf, "L", VALUE); \
2590 assemble_name (FILE, buf); \
2592 ASM_GENERATE_INTERNAL_LABEL (buf, "L", REL); \
2593 assemble_name (FILE, buf); \
2594 putc ('\n', FILE); \
2597 /* This is how to output an assembler line
2598 that says to advance the location counter
2599 to a multiple of 2**LOG bytes. */
2601 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
2603 fprintf (FILE, "\t.align %d\n", (LOG))
2605 /* Pick up the return address upon entry to a procedure. Used for
2606 dwarf2 unwind information. This also enables the table driven
2609 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LINK_REGISTER_REGNUM)
2610 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LINK_REGISTER_REGNUM)
2612 /* Describe how we implement __builtin_eh_return. */
2613 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 3 : INVALID_REGNUM)
2614 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 10)
2616 /* Print operand X (an rtx) in assembler syntax to file FILE.
2617 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2618 For `%' followed by punctuation, CODE is the punctuation and X is null. */
2620 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2622 /* Define which CODE values are valid. */
2624 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2625 ((CODE) == '.' || (CODE) == '&')
2627 /* Print a memory address as an operand to reference that memory location. */
2629 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
2631 /* Define the codes that are matched by predicates in rs6000.c. */
2633 #define PREDICATE_CODES \
2634 {"any_operand", {CONST_INT, CONST_DOUBLE, CONST, SYMBOL_REF, \
2635 LABEL_REF, SUBREG, REG, MEM, PARALLEL}}, \
2636 {"zero_constant", {CONST_INT, CONST_DOUBLE, CONST, SYMBOL_REF, \
2637 LABEL_REF, SUBREG, REG, MEM}}, \
2638 {"short_cint_operand", {CONST_INT}}, \
2639 {"u_short_cint_operand", {CONST_INT}}, \
2640 {"non_short_cint_operand", {CONST_INT}}, \
2641 {"exact_log2_cint_operand", {CONST_INT}}, \
2642 {"gpc_reg_operand", {SUBREG, REG}}, \
2643 {"cc_reg_operand", {SUBREG, REG}}, \
2644 {"cc_reg_not_cr0_operand", {SUBREG, REG}}, \
2645 {"reg_or_short_operand", {SUBREG, REG, CONST_INT}}, \
2646 {"reg_or_neg_short_operand", {SUBREG, REG, CONST_INT}}, \
2647 {"reg_or_aligned_short_operand", {SUBREG, REG, CONST_INT}}, \
2648 {"reg_or_u_short_operand", {SUBREG, REG, CONST_INT}}, \
2649 {"reg_or_cint_operand", {SUBREG, REG, CONST_INT}}, \
2650 {"reg_or_arith_cint_operand", {SUBREG, REG, CONST_INT}}, \
2651 {"reg_or_add_cint64_operand", {SUBREG, REG, CONST_INT}}, \
2652 {"reg_or_sub_cint64_operand", {SUBREG, REG, CONST_INT}}, \
2653 {"reg_or_logical_cint_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
2654 {"got_operand", {SYMBOL_REF, CONST, LABEL_REF}}, \
2655 {"got_no_const_operand", {SYMBOL_REF, LABEL_REF}}, \
2656 {"easy_fp_constant", {CONST_DOUBLE}}, \
2657 {"easy_vector_constant", {CONST_VECTOR}}, \
2658 {"easy_vector_constant_add_self", {CONST_VECTOR}}, \
2659 {"zero_fp_constant", {CONST_DOUBLE}}, \
2660 {"reg_or_mem_operand", {SUBREG, MEM, REG}}, \
2661 {"lwa_operand", {SUBREG, MEM, REG}}, \
2662 {"volatile_mem_operand", {MEM}}, \
2663 {"offsettable_mem_operand", {MEM}}, \
2664 {"mem_or_easy_const_operand", {SUBREG, MEM, CONST_DOUBLE}}, \
2665 {"add_operand", {SUBREG, REG, CONST_INT}}, \
2666 {"non_add_cint_operand", {CONST_INT}}, \
2667 {"and_operand", {SUBREG, REG, CONST_INT}}, \
2668 {"and64_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
2669 {"and64_2_operand", {SUBREG, REG, CONST_INT}}, \
2670 {"logical_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
2671 {"non_logical_cint_operand", {CONST_INT, CONST_DOUBLE}}, \
2672 {"mask_operand", {CONST_INT}}, \
2673 {"mask_operand_wrap", {CONST_INT}}, \
2674 {"mask64_operand", {CONST_INT}}, \
2675 {"mask64_2_operand", {CONST_INT}}, \
2676 {"count_register_operand", {REG}}, \
2677 {"xer_operand", {REG}}, \
2678 {"symbol_ref_operand", {SYMBOL_REF}}, \
2679 {"rs6000_tls_symbol_ref", {SYMBOL_REF}}, \
2680 {"call_operand", {SYMBOL_REF, REG}}, \
2681 {"current_file_function_operand", {SYMBOL_REF}}, \
2682 {"input_operand", {SUBREG, MEM, REG, CONST_INT, \
2683 CONST_DOUBLE, SYMBOL_REF}}, \
2684 {"load_multiple_operation", {PARALLEL}}, \
2685 {"store_multiple_operation", {PARALLEL}}, \
2686 {"vrsave_operation", {PARALLEL}}, \
2687 {"branch_comparison_operator", {EQ, NE, LE, LT, GE, \
2688 GT, LEU, LTU, GEU, GTU, \
2689 UNORDERED, ORDERED, \
2691 {"branch_positive_comparison_operator", {EQ, LT, GT, LTU, GTU, \
2693 {"scc_comparison_operator", {EQ, NE, LE, LT, GE, \
2694 GT, LEU, LTU, GEU, GTU, \
2695 UNORDERED, ORDERED, \
2697 {"trap_comparison_operator", {EQ, NE, LE, LT, GE, \
2698 GT, LEU, LTU, GEU, GTU}}, \
2699 {"boolean_operator", {AND, IOR, XOR}}, \
2700 {"boolean_or_operator", {IOR, XOR}}, \
2701 {"altivec_register_operand", {REG}}, \
2702 {"min_max_operator", {SMIN, SMAX, UMIN, UMAX}},
2704 /* uncomment for disabling the corresponding default options */
2705 /* #define MACHINE_no_sched_interblock */
2706 /* #define MACHINE_no_sched_speculative */
2707 /* #define MACHINE_no_sched_speculative_load */
2709 /* General flags. */
2710 extern int flag_pic;
2711 extern int optimize;
2712 extern int flag_expensive_optimizations;
2713 extern int frame_pointer_needed;
2715 enum rs6000_builtins
2717 /* AltiVec builtins. */
2718 ALTIVEC_BUILTIN_ST_INTERNAL_4si,
2719 ALTIVEC_BUILTIN_LD_INTERNAL_4si,
2720 ALTIVEC_BUILTIN_ST_INTERNAL_8hi,
2721 ALTIVEC_BUILTIN_LD_INTERNAL_8hi,
2722 ALTIVEC_BUILTIN_ST_INTERNAL_16qi,
2723 ALTIVEC_BUILTIN_LD_INTERNAL_16qi,
2724 ALTIVEC_BUILTIN_ST_INTERNAL_4sf,
2725 ALTIVEC_BUILTIN_LD_INTERNAL_4sf,
2726 ALTIVEC_BUILTIN_VADDUBM,
2727 ALTIVEC_BUILTIN_VADDUHM,
2728 ALTIVEC_BUILTIN_VADDUWM,
2729 ALTIVEC_BUILTIN_VADDFP,
2730 ALTIVEC_BUILTIN_VADDCUW,
2731 ALTIVEC_BUILTIN_VADDUBS,
2732 ALTIVEC_BUILTIN_VADDSBS,
2733 ALTIVEC_BUILTIN_VADDUHS,
2734 ALTIVEC_BUILTIN_VADDSHS,
2735 ALTIVEC_BUILTIN_VADDUWS,
2736 ALTIVEC_BUILTIN_VADDSWS,
2737 ALTIVEC_BUILTIN_VAND,
2738 ALTIVEC_BUILTIN_VANDC,
2739 ALTIVEC_BUILTIN_VAVGUB,
2740 ALTIVEC_BUILTIN_VAVGSB,
2741 ALTIVEC_BUILTIN_VAVGUH,
2742 ALTIVEC_BUILTIN_VAVGSH,
2743 ALTIVEC_BUILTIN_VAVGUW,
2744 ALTIVEC_BUILTIN_VAVGSW,
2745 ALTIVEC_BUILTIN_VCFUX,
2746 ALTIVEC_BUILTIN_VCFSX,
2747 ALTIVEC_BUILTIN_VCTSXS,
2748 ALTIVEC_BUILTIN_VCTUXS,
2749 ALTIVEC_BUILTIN_VCMPBFP,
2750 ALTIVEC_BUILTIN_VCMPEQUB,
2751 ALTIVEC_BUILTIN_VCMPEQUH,
2752 ALTIVEC_BUILTIN_VCMPEQUW,
2753 ALTIVEC_BUILTIN_VCMPEQFP,
2754 ALTIVEC_BUILTIN_VCMPGEFP,
2755 ALTIVEC_BUILTIN_VCMPGTUB,
2756 ALTIVEC_BUILTIN_VCMPGTSB,
2757 ALTIVEC_BUILTIN_VCMPGTUH,
2758 ALTIVEC_BUILTIN_VCMPGTSH,
2759 ALTIVEC_BUILTIN_VCMPGTUW,
2760 ALTIVEC_BUILTIN_VCMPGTSW,
2761 ALTIVEC_BUILTIN_VCMPGTFP,
2762 ALTIVEC_BUILTIN_VEXPTEFP,
2763 ALTIVEC_BUILTIN_VLOGEFP,
2764 ALTIVEC_BUILTIN_VMADDFP,
2765 ALTIVEC_BUILTIN_VMAXUB,
2766 ALTIVEC_BUILTIN_VMAXSB,
2767 ALTIVEC_BUILTIN_VMAXUH,
2768 ALTIVEC_BUILTIN_VMAXSH,
2769 ALTIVEC_BUILTIN_VMAXUW,
2770 ALTIVEC_BUILTIN_VMAXSW,
2771 ALTIVEC_BUILTIN_VMAXFP,
2772 ALTIVEC_BUILTIN_VMHADDSHS,
2773 ALTIVEC_BUILTIN_VMHRADDSHS,
2774 ALTIVEC_BUILTIN_VMLADDUHM,
2775 ALTIVEC_BUILTIN_VMRGHB,
2776 ALTIVEC_BUILTIN_VMRGHH,
2777 ALTIVEC_BUILTIN_VMRGHW,
2778 ALTIVEC_BUILTIN_VMRGLB,
2779 ALTIVEC_BUILTIN_VMRGLH,
2780 ALTIVEC_BUILTIN_VMRGLW,
2781 ALTIVEC_BUILTIN_VMSUMUBM,
2782 ALTIVEC_BUILTIN_VMSUMMBM,
2783 ALTIVEC_BUILTIN_VMSUMUHM,
2784 ALTIVEC_BUILTIN_VMSUMSHM,
2785 ALTIVEC_BUILTIN_VMSUMUHS,
2786 ALTIVEC_BUILTIN_VMSUMSHS,
2787 ALTIVEC_BUILTIN_VMINUB,
2788 ALTIVEC_BUILTIN_VMINSB,
2789 ALTIVEC_BUILTIN_VMINUH,
2790 ALTIVEC_BUILTIN_VMINSH,
2791 ALTIVEC_BUILTIN_VMINUW,
2792 ALTIVEC_BUILTIN_VMINSW,
2793 ALTIVEC_BUILTIN_VMINFP,
2794 ALTIVEC_BUILTIN_VMULEUB,
2795 ALTIVEC_BUILTIN_VMULESB,
2796 ALTIVEC_BUILTIN_VMULEUH,
2797 ALTIVEC_BUILTIN_VMULESH,
2798 ALTIVEC_BUILTIN_VMULOUB,
2799 ALTIVEC_BUILTIN_VMULOSB,
2800 ALTIVEC_BUILTIN_VMULOUH,
2801 ALTIVEC_BUILTIN_VMULOSH,
2802 ALTIVEC_BUILTIN_VNMSUBFP,
2803 ALTIVEC_BUILTIN_VNOR,
2804 ALTIVEC_BUILTIN_VOR,
2805 ALTIVEC_BUILTIN_VSEL_4SI,
2806 ALTIVEC_BUILTIN_VSEL_4SF,
2807 ALTIVEC_BUILTIN_VSEL_8HI,
2808 ALTIVEC_BUILTIN_VSEL_16QI,
2809 ALTIVEC_BUILTIN_VPERM_4SI,
2810 ALTIVEC_BUILTIN_VPERM_4SF,
2811 ALTIVEC_BUILTIN_VPERM_8HI,
2812 ALTIVEC_BUILTIN_VPERM_16QI,
2813 ALTIVEC_BUILTIN_VPKUHUM,
2814 ALTIVEC_BUILTIN_VPKUWUM,
2815 ALTIVEC_BUILTIN_VPKPX,
2816 ALTIVEC_BUILTIN_VPKUHSS,
2817 ALTIVEC_BUILTIN_VPKSHSS,
2818 ALTIVEC_BUILTIN_VPKUWSS,
2819 ALTIVEC_BUILTIN_VPKSWSS,
2820 ALTIVEC_BUILTIN_VPKUHUS,
2821 ALTIVEC_BUILTIN_VPKSHUS,
2822 ALTIVEC_BUILTIN_VPKUWUS,
2823 ALTIVEC_BUILTIN_VPKSWUS,
2824 ALTIVEC_BUILTIN_VREFP,
2825 ALTIVEC_BUILTIN_VRFIM,
2826 ALTIVEC_BUILTIN_VRFIN,
2827 ALTIVEC_BUILTIN_VRFIP,
2828 ALTIVEC_BUILTIN_VRFIZ,
2829 ALTIVEC_BUILTIN_VRLB,
2830 ALTIVEC_BUILTIN_VRLH,
2831 ALTIVEC_BUILTIN_VRLW,
2832 ALTIVEC_BUILTIN_VRSQRTEFP,
2833 ALTIVEC_BUILTIN_VSLB,
2834 ALTIVEC_BUILTIN_VSLH,
2835 ALTIVEC_BUILTIN_VSLW,
2836 ALTIVEC_BUILTIN_VSL,
2837 ALTIVEC_BUILTIN_VSLO,
2838 ALTIVEC_BUILTIN_VSPLTB,
2839 ALTIVEC_BUILTIN_VSPLTH,
2840 ALTIVEC_BUILTIN_VSPLTW,
2841 ALTIVEC_BUILTIN_VSPLTISB,
2842 ALTIVEC_BUILTIN_VSPLTISH,
2843 ALTIVEC_BUILTIN_VSPLTISW,
2844 ALTIVEC_BUILTIN_VSRB,
2845 ALTIVEC_BUILTIN_VSRH,
2846 ALTIVEC_BUILTIN_VSRW,
2847 ALTIVEC_BUILTIN_VSRAB,
2848 ALTIVEC_BUILTIN_VSRAH,
2849 ALTIVEC_BUILTIN_VSRAW,
2850 ALTIVEC_BUILTIN_VSR,
2851 ALTIVEC_BUILTIN_VSRO,
2852 ALTIVEC_BUILTIN_VSUBUBM,
2853 ALTIVEC_BUILTIN_VSUBUHM,
2854 ALTIVEC_BUILTIN_VSUBUWM,
2855 ALTIVEC_BUILTIN_VSUBFP,
2856 ALTIVEC_BUILTIN_VSUBCUW,
2857 ALTIVEC_BUILTIN_VSUBUBS,
2858 ALTIVEC_BUILTIN_VSUBSBS,
2859 ALTIVEC_BUILTIN_VSUBUHS,
2860 ALTIVEC_BUILTIN_VSUBSHS,
2861 ALTIVEC_BUILTIN_VSUBUWS,
2862 ALTIVEC_BUILTIN_VSUBSWS,
2863 ALTIVEC_BUILTIN_VSUM4UBS,
2864 ALTIVEC_BUILTIN_VSUM4SBS,
2865 ALTIVEC_BUILTIN_VSUM4SHS,
2866 ALTIVEC_BUILTIN_VSUM2SWS,
2867 ALTIVEC_BUILTIN_VSUMSWS,
2868 ALTIVEC_BUILTIN_VXOR,
2869 ALTIVEC_BUILTIN_VSLDOI_16QI,
2870 ALTIVEC_BUILTIN_VSLDOI_8HI,
2871 ALTIVEC_BUILTIN_VSLDOI_4SI,
2872 ALTIVEC_BUILTIN_VSLDOI_4SF,
2873 ALTIVEC_BUILTIN_VUPKHSB,
2874 ALTIVEC_BUILTIN_VUPKHPX,
2875 ALTIVEC_BUILTIN_VUPKHSH,
2876 ALTIVEC_BUILTIN_VUPKLSB,
2877 ALTIVEC_BUILTIN_VUPKLPX,
2878 ALTIVEC_BUILTIN_VUPKLSH,
2879 ALTIVEC_BUILTIN_MTVSCR,
2880 ALTIVEC_BUILTIN_MFVSCR,
2881 ALTIVEC_BUILTIN_DSSALL,
2882 ALTIVEC_BUILTIN_DSS,
2883 ALTIVEC_BUILTIN_LVSL,
2884 ALTIVEC_BUILTIN_LVSR,
2885 ALTIVEC_BUILTIN_DSTT,
2886 ALTIVEC_BUILTIN_DSTST,
2887 ALTIVEC_BUILTIN_DSTSTT,
2888 ALTIVEC_BUILTIN_DST,
2889 ALTIVEC_BUILTIN_LVEBX,
2890 ALTIVEC_BUILTIN_LVEHX,
2891 ALTIVEC_BUILTIN_LVEWX,
2892 ALTIVEC_BUILTIN_LVXL,
2893 ALTIVEC_BUILTIN_LVX,
2894 ALTIVEC_BUILTIN_STVX,
2895 ALTIVEC_BUILTIN_STVEBX,
2896 ALTIVEC_BUILTIN_STVEHX,
2897 ALTIVEC_BUILTIN_STVEWX,
2898 ALTIVEC_BUILTIN_STVXL,
2899 ALTIVEC_BUILTIN_VCMPBFP_P,
2900 ALTIVEC_BUILTIN_VCMPEQFP_P,
2901 ALTIVEC_BUILTIN_VCMPEQUB_P,
2902 ALTIVEC_BUILTIN_VCMPEQUH_P,
2903 ALTIVEC_BUILTIN_VCMPEQUW_P,
2904 ALTIVEC_BUILTIN_VCMPGEFP_P,
2905 ALTIVEC_BUILTIN_VCMPGTFP_P,
2906 ALTIVEC_BUILTIN_VCMPGTSB_P,
2907 ALTIVEC_BUILTIN_VCMPGTSH_P,
2908 ALTIVEC_BUILTIN_VCMPGTSW_P,
2909 ALTIVEC_BUILTIN_VCMPGTUB_P,
2910 ALTIVEC_BUILTIN_VCMPGTUH_P,
2911 ALTIVEC_BUILTIN_VCMPGTUW_P,
2912 ALTIVEC_BUILTIN_ABSS_V4SI,
2913 ALTIVEC_BUILTIN_ABSS_V8HI,
2914 ALTIVEC_BUILTIN_ABSS_V16QI,
2915 ALTIVEC_BUILTIN_ABS_V4SI,
2916 ALTIVEC_BUILTIN_ABS_V4SF,
2917 ALTIVEC_BUILTIN_ABS_V8HI,
2918 ALTIVEC_BUILTIN_ABS_V16QI
2920 , SPE_BUILTIN_EVADDW,
2923 SPE_BUILTIN_EVDIVWS,
2924 SPE_BUILTIN_EVDIVWU,
2926 SPE_BUILTIN_EVFSADD,
2927 SPE_BUILTIN_EVFSDIV,
2928 SPE_BUILTIN_EVFSMUL,
2929 SPE_BUILTIN_EVFSSUB,
2933 SPE_BUILTIN_EVLHHESPLATX,
2934 SPE_BUILTIN_EVLHHOSSPLATX,
2935 SPE_BUILTIN_EVLHHOUSPLATX,
2936 SPE_BUILTIN_EVLWHEX,
2937 SPE_BUILTIN_EVLWHOSX,
2938 SPE_BUILTIN_EVLWHOUX,
2939 SPE_BUILTIN_EVLWHSPLATX,
2940 SPE_BUILTIN_EVLWWSPLATX,
2941 SPE_BUILTIN_EVMERGEHI,
2942 SPE_BUILTIN_EVMERGEHILO,
2943 SPE_BUILTIN_EVMERGELO,
2944 SPE_BUILTIN_EVMERGELOHI,
2945 SPE_BUILTIN_EVMHEGSMFAA,
2946 SPE_BUILTIN_EVMHEGSMFAN,
2947 SPE_BUILTIN_EVMHEGSMIAA,
2948 SPE_BUILTIN_EVMHEGSMIAN,
2949 SPE_BUILTIN_EVMHEGUMIAA,
2950 SPE_BUILTIN_EVMHEGUMIAN,
2951 SPE_BUILTIN_EVMHESMF,
2952 SPE_BUILTIN_EVMHESMFA,
2953 SPE_BUILTIN_EVMHESMFAAW,
2954 SPE_BUILTIN_EVMHESMFANW,
2955 SPE_BUILTIN_EVMHESMI,
2956 SPE_BUILTIN_EVMHESMIA,
2957 SPE_BUILTIN_EVMHESMIAAW,
2958 SPE_BUILTIN_EVMHESMIANW,
2959 SPE_BUILTIN_EVMHESSF,
2960 SPE_BUILTIN_EVMHESSFA,
2961 SPE_BUILTIN_EVMHESSFAAW,
2962 SPE_BUILTIN_EVMHESSFANW,
2963 SPE_BUILTIN_EVMHESSIAAW,
2964 SPE_BUILTIN_EVMHESSIANW,
2965 SPE_BUILTIN_EVMHEUMI,
2966 SPE_BUILTIN_EVMHEUMIA,
2967 SPE_BUILTIN_EVMHEUMIAAW,
2968 SPE_BUILTIN_EVMHEUMIANW,
2969 SPE_BUILTIN_EVMHEUSIAAW,
2970 SPE_BUILTIN_EVMHEUSIANW,
2971 SPE_BUILTIN_EVMHOGSMFAA,
2972 SPE_BUILTIN_EVMHOGSMFAN,
2973 SPE_BUILTIN_EVMHOGSMIAA,
2974 SPE_BUILTIN_EVMHOGSMIAN,
2975 SPE_BUILTIN_EVMHOGUMIAA,
2976 SPE_BUILTIN_EVMHOGUMIAN,
2977 SPE_BUILTIN_EVMHOSMF,
2978 SPE_BUILTIN_EVMHOSMFA,
2979 SPE_BUILTIN_EVMHOSMFAAW,
2980 SPE_BUILTIN_EVMHOSMFANW,
2981 SPE_BUILTIN_EVMHOSMI,
2982 SPE_BUILTIN_EVMHOSMIA,
2983 SPE_BUILTIN_EVMHOSMIAAW,
2984 SPE_BUILTIN_EVMHOSMIANW,
2985 SPE_BUILTIN_EVMHOSSF,
2986 SPE_BUILTIN_EVMHOSSFA,
2987 SPE_BUILTIN_EVMHOSSFAAW,
2988 SPE_BUILTIN_EVMHOSSFANW,
2989 SPE_BUILTIN_EVMHOSSIAAW,
2990 SPE_BUILTIN_EVMHOSSIANW,
2991 SPE_BUILTIN_EVMHOUMI,
2992 SPE_BUILTIN_EVMHOUMIA,
2993 SPE_BUILTIN_EVMHOUMIAAW,
2994 SPE_BUILTIN_EVMHOUMIANW,
2995 SPE_BUILTIN_EVMHOUSIAAW,
2996 SPE_BUILTIN_EVMHOUSIANW,
2997 SPE_BUILTIN_EVMWHSMF,
2998 SPE_BUILTIN_EVMWHSMFA,
2999 SPE_BUILTIN_EVMWHSMI,
3000 SPE_BUILTIN_EVMWHSMIA,
3001 SPE_BUILTIN_EVMWHSSF,
3002 SPE_BUILTIN_EVMWHSSFA,
3003 SPE_BUILTIN_EVMWHUMI,
3004 SPE_BUILTIN_EVMWHUMIA,
3005 SPE_BUILTIN_EVMWLSMIAAW,
3006 SPE_BUILTIN_EVMWLSMIANW,
3007 SPE_BUILTIN_EVMWLSSIAAW,
3008 SPE_BUILTIN_EVMWLSSIANW,
3009 SPE_BUILTIN_EVMWLUMI,
3010 SPE_BUILTIN_EVMWLUMIA,
3011 SPE_BUILTIN_EVMWLUMIAAW,
3012 SPE_BUILTIN_EVMWLUMIANW,
3013 SPE_BUILTIN_EVMWLUSIAAW,
3014 SPE_BUILTIN_EVMWLUSIANW,
3015 SPE_BUILTIN_EVMWSMF,
3016 SPE_BUILTIN_EVMWSMFA,
3017 SPE_BUILTIN_EVMWSMFAA,
3018 SPE_BUILTIN_EVMWSMFAN,
3019 SPE_BUILTIN_EVMWSMI,
3020 SPE_BUILTIN_EVMWSMIA,
3021 SPE_BUILTIN_EVMWSMIAA,
3022 SPE_BUILTIN_EVMWSMIAN,
3023 SPE_BUILTIN_EVMWHSSFAA,
3024 SPE_BUILTIN_EVMWSSF,
3025 SPE_BUILTIN_EVMWSSFA,
3026 SPE_BUILTIN_EVMWSSFAA,
3027 SPE_BUILTIN_EVMWSSFAN,
3028 SPE_BUILTIN_EVMWUMI,
3029 SPE_BUILTIN_EVMWUMIA,
3030 SPE_BUILTIN_EVMWUMIAA,
3031 SPE_BUILTIN_EVMWUMIAN,
3040 SPE_BUILTIN_EVSTDDX,
3041 SPE_BUILTIN_EVSTDHX,
3042 SPE_BUILTIN_EVSTDWX,
3043 SPE_BUILTIN_EVSTWHEX,
3044 SPE_BUILTIN_EVSTWHOX,
3045 SPE_BUILTIN_EVSTWWEX,
3046 SPE_BUILTIN_EVSTWWOX,
3047 SPE_BUILTIN_EVSUBFW,
3050 SPE_BUILTIN_EVADDSMIAAW,
3051 SPE_BUILTIN_EVADDSSIAAW,
3052 SPE_BUILTIN_EVADDUMIAAW,
3053 SPE_BUILTIN_EVADDUSIAAW,
3054 SPE_BUILTIN_EVCNTLSW,
3055 SPE_BUILTIN_EVCNTLZW,
3056 SPE_BUILTIN_EVEXTSB,
3057 SPE_BUILTIN_EVEXTSH,
3058 SPE_BUILTIN_EVFSABS,
3059 SPE_BUILTIN_EVFSCFSF,
3060 SPE_BUILTIN_EVFSCFSI,
3061 SPE_BUILTIN_EVFSCFUF,
3062 SPE_BUILTIN_EVFSCFUI,
3063 SPE_BUILTIN_EVFSCTSF,
3064 SPE_BUILTIN_EVFSCTSI,
3065 SPE_BUILTIN_EVFSCTSIZ,
3066 SPE_BUILTIN_EVFSCTUF,
3067 SPE_BUILTIN_EVFSCTUI,
3068 SPE_BUILTIN_EVFSCTUIZ,
3069 SPE_BUILTIN_EVFSNABS,
3070 SPE_BUILTIN_EVFSNEG,
3074 SPE_BUILTIN_EVSUBFSMIAAW,
3075 SPE_BUILTIN_EVSUBFSSIAAW,
3076 SPE_BUILTIN_EVSUBFUMIAAW,
3077 SPE_BUILTIN_EVSUBFUSIAAW,
3078 SPE_BUILTIN_EVADDIW,
3082 SPE_BUILTIN_EVLHHESPLAT,
3083 SPE_BUILTIN_EVLHHOSSPLAT,
3084 SPE_BUILTIN_EVLHHOUSPLAT,
3086 SPE_BUILTIN_EVLWHOS,
3087 SPE_BUILTIN_EVLWHOU,
3088 SPE_BUILTIN_EVLWHSPLAT,
3089 SPE_BUILTIN_EVLWWSPLAT,
3092 SPE_BUILTIN_EVSRWIS,
3093 SPE_BUILTIN_EVSRWIU,
3097 SPE_BUILTIN_EVSTWHE,
3098 SPE_BUILTIN_EVSTWHO,
3099 SPE_BUILTIN_EVSTWWE,
3100 SPE_BUILTIN_EVSTWWO,
3101 SPE_BUILTIN_EVSUBIFW,
3104 SPE_BUILTIN_EVCMPEQ,
3105 SPE_BUILTIN_EVCMPGTS,
3106 SPE_BUILTIN_EVCMPGTU,
3107 SPE_BUILTIN_EVCMPLTS,
3108 SPE_BUILTIN_EVCMPLTU,
3109 SPE_BUILTIN_EVFSCMPEQ,
3110 SPE_BUILTIN_EVFSCMPGT,
3111 SPE_BUILTIN_EVFSCMPLT,
3112 SPE_BUILTIN_EVFSTSTEQ,
3113 SPE_BUILTIN_EVFSTSTGT,
3114 SPE_BUILTIN_EVFSTSTLT,
3116 /* EVSEL compares. */
3117 SPE_BUILTIN_EVSEL_CMPEQ,
3118 SPE_BUILTIN_EVSEL_CMPGTS,
3119 SPE_BUILTIN_EVSEL_CMPGTU,
3120 SPE_BUILTIN_EVSEL_CMPLTS,
3121 SPE_BUILTIN_EVSEL_CMPLTU,
3122 SPE_BUILTIN_EVSEL_FSCMPEQ,
3123 SPE_BUILTIN_EVSEL_FSCMPGT,
3124 SPE_BUILTIN_EVSEL_FSCMPLT,
3125 SPE_BUILTIN_EVSEL_FSTSTEQ,
3126 SPE_BUILTIN_EVSEL_FSTSTGT,
3127 SPE_BUILTIN_EVSEL_FSTSTLT,
3129 SPE_BUILTIN_EVSPLATFI,
3130 SPE_BUILTIN_EVSPLATI,
3131 SPE_BUILTIN_EVMWHSSMAA,
3132 SPE_BUILTIN_EVMWHSMFAA,
3133 SPE_BUILTIN_EVMWHSMIAA,
3134 SPE_BUILTIN_EVMWHUSIAA,
3135 SPE_BUILTIN_EVMWHUMIAA,
3136 SPE_BUILTIN_EVMWHSSFAN,
3137 SPE_BUILTIN_EVMWHSSIAN,
3138 SPE_BUILTIN_EVMWHSMFAN,
3139 SPE_BUILTIN_EVMWHSMIAN,
3140 SPE_BUILTIN_EVMWHUSIAN,
3141 SPE_BUILTIN_EVMWHUMIAN,
3142 SPE_BUILTIN_EVMWHGSSFAA,
3143 SPE_BUILTIN_EVMWHGSMFAA,
3144 SPE_BUILTIN_EVMWHGSMIAA,
3145 SPE_BUILTIN_EVMWHGUMIAA,
3146 SPE_BUILTIN_EVMWHGSSFAN,
3147 SPE_BUILTIN_EVMWHGSMFAN,
3148 SPE_BUILTIN_EVMWHGSMIAN,
3149 SPE_BUILTIN_EVMWHGUMIAN,
3150 SPE_BUILTIN_MTSPEFSCR,
3151 SPE_BUILTIN_MFSPEFSCR,