1 /* Definitions of target machine for GNU compiler. MIPS version.
2 Copyright (C) 1989, 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998
3 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2007
4 Free Software Foundation, Inc.
5 Contributed by A. Lichnewsky (lich@inria.inria.fr).
6 Changed by Michael Meissner (meissner@osf.org).
7 64-bit r4000 support by Ian Lance Taylor (ian@cygnus.com) and
8 Brendan Eich (brendan@microunity.com).
10 This file is part of GCC.
12 GCC is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 3, or (at your option)
17 GCC is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
22 You should have received a copy of the GNU General Public License
23 along with GCC; see the file COPYING3. If not see
24 <http://www.gnu.org/licenses/>. */
27 #include "config/vxworks-dummy.h"
29 /* MIPS external variables defined in mips.c. */
31 /* Which processor to schedule for. Since there is no difference between
32 a R2000 and R3000 in terms of the scheduler, we collapse them into
33 just an R3000. The elements of the enumeration must match exactly
34 the cpu attribute in the mips.md machine description. */
73 /* Costs of various operations on the different architectures. */
75 struct mips_rtx_cost_data
77 unsigned short fp_add;
78 unsigned short fp_mult_sf;
79 unsigned short fp_mult_df;
80 unsigned short fp_div_sf;
81 unsigned short fp_div_df;
82 unsigned short int_mult_si;
83 unsigned short int_mult_di;
84 unsigned short int_div_si;
85 unsigned short int_div_di;
86 unsigned short branch_cost;
87 unsigned short memory_latency;
90 /* Which ABI to use. ABI_32 (original 32, or o32), ABI_N32 (n32),
91 ABI_64 (n64) are all defined by SGI. ABI_O64 is o32 extended
92 to work on a 64-bit machine. */
100 /* Masks that affect tuning.
102 PTF_AVOID_BRANCHLIKELY
103 Set if it is usually not profitable to use branch-likely instructions
104 for this target, typically because the branches are always predicted
105 taken and so incur a large overhead when not taken. */
106 #define PTF_AVOID_BRANCHLIKELY 0x1
108 /* Information about one recognized processor. Defined here for the
109 benefit of TARGET_CPU_CPP_BUILTINS. */
110 struct mips_cpu_info {
111 /* The 'canonical' name of the processor as far as GCC is concerned.
112 It's typically a manufacturer's prefix followed by a numerical
113 designation. It should be lowercase. */
116 /* The internal processor number that most closely matches this
117 entry. Several processors can have the same value, if there's no
118 difference between them from GCC's point of view. */
119 enum processor_type cpu;
121 /* The ISA level that the processor implements. */
124 /* A mask of PTF_* values. */
125 unsigned int tune_flags;
128 /* Enumerates the setting of the -mcode-readable option. */
129 enum mips_code_readable_setting {
135 /* Macros to silence warnings about numbers being signed in traditional
136 C and unsigned in ISO C when compiled on 32-bit hosts. */
138 #define BITMASK_HIGH (((unsigned long)1) << 31) /* 0x80000000 */
139 #define BITMASK_UPPER16 ((unsigned long)0xffff << 16) /* 0xffff0000 */
140 #define BITMASK_LOWER16 ((unsigned long)0xffff) /* 0x0000ffff */
143 /* Run-time compilation parameters selecting different hardware subsets. */
145 /* True if we are generating position-independent VxWorks RTP code. */
146 #define TARGET_RTP_PIC (TARGET_VXWORKS_RTP && flag_pic)
148 /* True if the call patterns should be split into a jalr followed by
149 an instruction to restore $gp. It is only safe to split the load
150 from the call when every use of $gp is explicit. */
152 #define TARGET_SPLIT_CALLS \
153 (TARGET_EXPLICIT_RELOCS && TARGET_CALL_CLOBBERED_GP)
155 /* True if we're generating a form of -mabicalls in which we can use
156 operators like %hi and %lo to refer to locally-binding symbols.
157 We can only do this for -mno-shared, and only then if we can use
158 relocation operations instead of assembly macros. It isn't really
159 worth using absolute sequences for 64-bit symbols because GOT
160 accesses are so much shorter. */
162 #define TARGET_ABSOLUTE_ABICALLS \
165 && TARGET_EXPLICIT_RELOCS \
166 && !ABI_HAS_64BIT_SYMBOLS)
168 /* True if we can optimize sibling calls. For simplicity, we only
169 handle cases in which call_insn_operand will reject invalid
170 sibcall addresses. There are two cases in which this isn't true:
172 - TARGET_MIPS16. call_insn_operand accepts constant addresses
173 but there is no direct jump instruction. It isn't worth
174 using sibling calls in this case anyway; they would usually
175 be longer than normal calls.
177 - TARGET_USE_GOT && !TARGET_EXPLICIT_RELOCS. call_insn_operand
178 accepts global constants, but all sibcalls must be indirect. */
179 #define TARGET_SIBCALLS \
180 (!TARGET_MIPS16 && (!TARGET_USE_GOT || TARGET_EXPLICIT_RELOCS))
182 /* True if we need to use a global offset table to access some symbols. */
183 #define TARGET_USE_GOT (TARGET_ABICALLS || TARGET_RTP_PIC)
185 /* True if TARGET_USE_GOT and if $gp is a call-clobbered register. */
186 #define TARGET_CALL_CLOBBERED_GP (TARGET_ABICALLS && TARGET_OLDABI)
188 /* True if TARGET_USE_GOT and if $gp is a call-saved register. */
189 #define TARGET_CALL_SAVED_GP (TARGET_USE_GOT && !TARGET_CALL_CLOBBERED_GP)
191 /* True if indirect calls must use register class PIC_FN_ADDR_REG.
192 This is true for both the PIC and non-PIC VxWorks RTP modes. */
193 #define TARGET_USE_PIC_FN_ADDR_REG (TARGET_ABICALLS || TARGET_VXWORKS_RTP)
195 /* True if .gpword or .gpdword should be used for switch tables.
197 Although GAS does understand .gpdword, the SGI linker mishandles
198 the relocations GAS generates (R_MIPS_GPREL32 followed by R_MIPS_64).
199 We therefore disable GP-relative switch tables for n64 on IRIX targets. */
200 #define TARGET_GPWORD (TARGET_ABICALLS && !(mips_abi == ABI_64 && TARGET_IRIX))
202 /* Generate mips16 code */
203 #define TARGET_MIPS16 ((target_flags & MASK_MIPS16) != 0)
204 /* Generate mips16e code. Default 16bit ASE for mips32/mips32r2/mips64 */
205 #define GENERATE_MIPS16E (TARGET_MIPS16 && mips_isa >= 32)
206 /* Generate mips16e register save/restore sequences. */
207 #define GENERATE_MIPS16E_SAVE_RESTORE (GENERATE_MIPS16E && mips_abi == ABI_32)
209 /* True if we're generating a form of MIPS16 code in which general
210 text loads are allowed. */
211 #define TARGET_MIPS16_TEXT_LOADS \
212 (TARGET_MIPS16 && mips_code_readable == CODE_READABLE_YES)
214 /* True if we're generating a form of MIPS16 code in which PC-relative
215 loads are allowed. */
216 #define TARGET_MIPS16_PCREL_LOADS \
217 (TARGET_MIPS16 && mips_code_readable >= CODE_READABLE_PCREL)
219 /* Generic ISA defines. */
220 #define ISA_MIPS1 (mips_isa == 1)
221 #define ISA_MIPS2 (mips_isa == 2)
222 #define ISA_MIPS3 (mips_isa == 3)
223 #define ISA_MIPS4 (mips_isa == 4)
224 #define ISA_MIPS32 (mips_isa == 32)
225 #define ISA_MIPS32R2 (mips_isa == 33)
226 #define ISA_MIPS64 (mips_isa == 64)
228 /* Architecture target defines. */
229 #define TARGET_MIPS3900 (mips_arch == PROCESSOR_R3900)
230 #define TARGET_MIPS4000 (mips_arch == PROCESSOR_R4000)
231 #define TARGET_MIPS4120 (mips_arch == PROCESSOR_R4120)
232 #define TARGET_MIPS4130 (mips_arch == PROCESSOR_R4130)
233 #define TARGET_MIPS5400 (mips_arch == PROCESSOR_R5400)
234 #define TARGET_MIPS5500 (mips_arch == PROCESSOR_R5500)
235 #define TARGET_MIPS7000 (mips_arch == PROCESSOR_R7000)
236 #define TARGET_MIPS9000 (mips_arch == PROCESSOR_R9000)
237 #define TARGET_SB1 (mips_arch == PROCESSOR_SB1 \
238 || mips_arch == PROCESSOR_SB1A)
239 #define TARGET_SR71K (mips_arch == PROCESSOR_SR71000)
241 /* Scheduling target defines. */
242 #define TUNE_MIPS3000 (mips_tune == PROCESSOR_R3000)
243 #define TUNE_MIPS3900 (mips_tune == PROCESSOR_R3900)
244 #define TUNE_MIPS4000 (mips_tune == PROCESSOR_R4000)
245 #define TUNE_MIPS4120 (mips_tune == PROCESSOR_R4120)
246 #define TUNE_MIPS4130 (mips_tune == PROCESSOR_R4130)
247 #define TUNE_MIPS5000 (mips_tune == PROCESSOR_R5000)
248 #define TUNE_MIPS5400 (mips_tune == PROCESSOR_R5400)
249 #define TUNE_MIPS5500 (mips_tune == PROCESSOR_R5500)
250 #define TUNE_MIPS6000 (mips_tune == PROCESSOR_R6000)
251 #define TUNE_MIPS7000 (mips_tune == PROCESSOR_R7000)
252 #define TUNE_MIPS9000 (mips_tune == PROCESSOR_R9000)
253 #define TUNE_SB1 (mips_tune == PROCESSOR_SB1 \
254 || mips_tune == PROCESSOR_SB1A)
255 #define TUNE_24K (mips_tune == PROCESSOR_24KC \
256 || mips_tune == PROCESSOR_24KF2_1 \
257 || mips_tune == PROCESSOR_24KF1_1)
258 #define TUNE_74K (mips_tune == PROCESSOR_74KC \
259 || mips_tune == PROCESSOR_74KF2_1 \
260 || mips_tune == PROCESSOR_74KF1_1 \
261 || mips_tune == PROCESSOR_74KF3_2)
262 #define TUNE_20KC (mips_tune == PROCESSOR_20KC)
264 /* True if the pre-reload scheduler should try to create chains of
265 multiply-add or multiply-subtract instructions. For example,
273 t1 will have a higher priority than t2 and t3 will have a higher
274 priority than t4. However, before reload, there is no dependence
275 between t1 and t3, and they can often have similar priorities.
276 The scheduler will then tend to prefer:
283 which stops us from making full use of macc/madd-style instructions.
284 This sort of situation occurs frequently in Fourier transforms and
287 To counter this, the TUNE_MACC_CHAINS code will reorder the ready
288 queue so that chained multiply-add and multiply-subtract instructions
289 appear ahead of any other instruction that is likely to clobber lo.
290 In the example above, if t2 and t3 become ready at the same time,
291 the code ensures that t2 is scheduled first.
293 Multiply-accumulate instructions are a bigger win for some targets
294 than others, so this macro is defined on an opt-in basis. */
295 #define TUNE_MACC_CHAINS (TUNE_MIPS5500 \
300 #define TARGET_OLDABI (mips_abi == ABI_32 || mips_abi == ABI_O64)
301 #define TARGET_NEWABI (mips_abi == ABI_N32 || mips_abi == ABI_64)
303 /* TARGET_HARD_FLOAT and TARGET_SOFT_FLOAT reflect whether the FPU is
304 directly accessible, while the command-line options select
305 TARGET_HARD_FLOAT_ABI and TARGET_SOFT_FLOAT_ABI to reflect the ABI
307 #define TARGET_HARD_FLOAT (TARGET_HARD_FLOAT_ABI && !TARGET_MIPS16)
308 #define TARGET_SOFT_FLOAT (TARGET_SOFT_FLOAT_ABI || TARGET_MIPS16)
310 /* IRIX specific stuff. */
311 #define TARGET_IRIX 0
312 #define TARGET_IRIX6 0
314 /* Define preprocessor macros for the -march and -mtune options.
315 PREFIX is either _MIPS_ARCH or _MIPS_TUNE, INFO is the selected
316 processor. If INFO's canonical name is "foo", define PREFIX to
317 be "foo", and define an additional macro PREFIX_FOO. */
318 #define MIPS_CPP_SET_PROCESSOR(PREFIX, INFO) \
323 macro = concat ((PREFIX), "_", (INFO)->name, NULL); \
324 for (p = macro; *p != 0; p++) \
327 builtin_define (macro); \
328 builtin_define_with_value ((PREFIX), (INFO)->name, 1); \
333 /* Target CPU builtins. */
334 #define TARGET_CPU_CPP_BUILTINS() \
337 /* Everyone but IRIX defines this to mips. */ \
339 builtin_assert ("machine=mips"); \
341 builtin_assert ("cpu=mips"); \
342 builtin_define ("__mips__"); \
343 builtin_define ("_mips"); \
345 /* We do this here because __mips is defined below and so we \
346 can't use builtin_define_std. We don't ever want to define \
347 "mips" for VxWorks because some of the VxWorks headers \
348 construct include filenames from a root directory macro, \
349 an architecture macro and a filename, where the architecture \
350 macro expands to 'mips'. If we define 'mips' to 1, the \
351 architecture macro expands to 1 as well. */ \
352 if (!flag_iso && !TARGET_VXWORKS) \
353 builtin_define ("mips"); \
356 builtin_define ("__mips64"); \
360 /* Treat _R3000 and _R4000 like register-size \
361 defines, which is how they've historically \
365 builtin_define_std ("R4000"); \
366 builtin_define ("_R4000"); \
370 builtin_define_std ("R3000"); \
371 builtin_define ("_R3000"); \
374 if (TARGET_FLOAT64) \
375 builtin_define ("__mips_fpr=64"); \
377 builtin_define ("__mips_fpr=32"); \
380 builtin_define ("__mips16"); \
383 builtin_define ("__mips3d"); \
385 if (TARGET_SMARTMIPS) \
386 builtin_define ("__mips_smartmips"); \
390 builtin_define ("__mips_dsp"); \
393 builtin_define ("__mips_dspr2"); \
394 builtin_define ("__mips_dsp_rev=2"); \
397 builtin_define ("__mips_dsp_rev=1"); \
400 MIPS_CPP_SET_PROCESSOR ("_MIPS_ARCH", mips_arch_info); \
401 MIPS_CPP_SET_PROCESSOR ("_MIPS_TUNE", mips_tune_info); \
405 builtin_define ("__mips=1"); \
406 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS1"); \
408 else if (ISA_MIPS2) \
410 builtin_define ("__mips=2"); \
411 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS2"); \
413 else if (ISA_MIPS3) \
415 builtin_define ("__mips=3"); \
416 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS3"); \
418 else if (ISA_MIPS4) \
420 builtin_define ("__mips=4"); \
421 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS4"); \
423 else if (ISA_MIPS32) \
425 builtin_define ("__mips=32"); \
426 builtin_define ("__mips_isa_rev=1"); \
427 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS32"); \
429 else if (ISA_MIPS32R2) \
431 builtin_define ("__mips=32"); \
432 builtin_define ("__mips_isa_rev=2"); \
433 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS32"); \
435 else if (ISA_MIPS64) \
437 builtin_define ("__mips=64"); \
438 builtin_define ("__mips_isa_rev=1"); \
439 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS64"); \
445 builtin_define ("_ABIO32=1"); \
446 builtin_define ("_MIPS_SIM=_ABIO32"); \
450 builtin_define ("_ABIN32=2"); \
451 builtin_define ("_MIPS_SIM=_ABIN32"); \
455 builtin_define ("_ABI64=3"); \
456 builtin_define ("_MIPS_SIM=_ABI64"); \
460 builtin_define ("_ABIO64=4"); \
461 builtin_define ("_MIPS_SIM=_ABIO64"); \
465 builtin_define_with_int_value ("_MIPS_SZINT", INT_TYPE_SIZE); \
466 builtin_define_with_int_value ("_MIPS_SZLONG", LONG_TYPE_SIZE); \
467 builtin_define_with_int_value ("_MIPS_SZPTR", POINTER_SIZE); \
468 builtin_define_with_int_value ("_MIPS_FPSET", \
469 32 / MAX_FPRS_PER_FMT); \
471 /* These defines reflect the ABI in use, not whether the \
472 FPU is directly accessible. */ \
473 if (TARGET_HARD_FLOAT_ABI) \
474 builtin_define ("__mips_hard_float"); \
476 builtin_define ("__mips_soft_float"); \
478 if (TARGET_SINGLE_FLOAT) \
479 builtin_define ("__mips_single_float"); \
481 if (TARGET_PAIRED_SINGLE_FLOAT) \
482 builtin_define ("__mips_paired_single_float"); \
484 if (TARGET_BIG_ENDIAN) \
486 builtin_define_std ("MIPSEB"); \
487 builtin_define ("_MIPSEB"); \
491 builtin_define_std ("MIPSEL"); \
492 builtin_define ("_MIPSEL"); \
495 /* Macros dependent on the C dialect. */ \
496 if (preprocessing_asm_p ()) \
498 builtin_define_std ("LANGUAGE_ASSEMBLY"); \
499 builtin_define ("_LANGUAGE_ASSEMBLY"); \
501 else if (c_dialect_cxx ()) \
503 builtin_define ("_LANGUAGE_C_PLUS_PLUS"); \
504 builtin_define ("__LANGUAGE_C_PLUS_PLUS"); \
505 builtin_define ("__LANGUAGE_C_PLUS_PLUS__"); \
509 builtin_define_std ("LANGUAGE_C"); \
510 builtin_define ("_LANGUAGE_C"); \
512 if (c_dialect_objc ()) \
514 builtin_define ("_LANGUAGE_OBJECTIVE_C"); \
515 builtin_define ("__LANGUAGE_OBJECTIVE_C"); \
516 /* Bizarre, but needed at least for Irix. */ \
517 builtin_define_std ("LANGUAGE_C"); \
518 builtin_define ("_LANGUAGE_C"); \
521 if (mips_abi == ABI_EABI) \
522 builtin_define ("__mips_eabi"); \
526 /* Default target_flags if no switches are specified */
528 #ifndef TARGET_DEFAULT
529 #define TARGET_DEFAULT 0
532 #ifndef TARGET_CPU_DEFAULT
533 #define TARGET_CPU_DEFAULT 0
536 #ifndef TARGET_ENDIAN_DEFAULT
537 #define TARGET_ENDIAN_DEFAULT MASK_BIG_ENDIAN
540 #ifndef TARGET_FP_EXCEPTIONS_DEFAULT
541 #define TARGET_FP_EXCEPTIONS_DEFAULT MASK_FP_EXCEPTIONS
544 /* 'from-abi' makes a good default: you get whatever the ABI requires. */
545 #ifndef MIPS_ISA_DEFAULT
546 #ifndef MIPS_CPU_STRING_DEFAULT
547 #define MIPS_CPU_STRING_DEFAULT "from-abi"
553 /* Make this compile time constant for libgcc2 */
555 #define TARGET_64BIT 1
557 #define TARGET_64BIT 0
559 #endif /* IN_LIBGCC2 */
561 /* Force the call stack unwinders in unwind.inc not to be MIPS16 code
562 when compiled with hardware floating point. This is because MIPS16
563 code cannot save and restore the floating-point registers, which is
564 important if in a mixed MIPS16/non-MIPS16 environment. */
567 #if __mips_hard_float
568 #define LIBGCC2_UNWIND_ATTRIBUTE __attribute__((__nomips16__))
570 #endif /* IN_LIBGCC2 */
572 #define TARGET_LIBGCC_SDATA_SECTION ".sdata"
574 #ifndef MULTILIB_ENDIAN_DEFAULT
575 #if TARGET_ENDIAN_DEFAULT == 0
576 #define MULTILIB_ENDIAN_DEFAULT "EL"
578 #define MULTILIB_ENDIAN_DEFAULT "EB"
582 #ifndef MULTILIB_ISA_DEFAULT
583 # if MIPS_ISA_DEFAULT == 1
584 # define MULTILIB_ISA_DEFAULT "mips1"
586 # if MIPS_ISA_DEFAULT == 2
587 # define MULTILIB_ISA_DEFAULT "mips2"
589 # if MIPS_ISA_DEFAULT == 3
590 # define MULTILIB_ISA_DEFAULT "mips3"
592 # if MIPS_ISA_DEFAULT == 4
593 # define MULTILIB_ISA_DEFAULT "mips4"
595 # if MIPS_ISA_DEFAULT == 32
596 # define MULTILIB_ISA_DEFAULT "mips32"
598 # if MIPS_ISA_DEFAULT == 33
599 # define MULTILIB_ISA_DEFAULT "mips32r2"
601 # if MIPS_ISA_DEFAULT == 64
602 # define MULTILIB_ISA_DEFAULT "mips64"
604 # define MULTILIB_ISA_DEFAULT "mips1"
614 #ifndef MULTILIB_DEFAULTS
615 #define MULTILIB_DEFAULTS \
616 { MULTILIB_ENDIAN_DEFAULT, MULTILIB_ISA_DEFAULT, MULTILIB_ABI_DEFAULT }
619 /* We must pass -EL to the linker by default for little endian embedded
620 targets using linker scripts with a OUTPUT_FORMAT line. Otherwise, the
621 linker will default to using big-endian output files. The OUTPUT_FORMAT
622 line must be in the linker script, otherwise -EB/-EL will not work. */
625 #if TARGET_ENDIAN_DEFAULT == 0
626 #define ENDIAN_SPEC "%{!EB:%{!meb:-EL}} %{EB|meb:-EB}"
628 #define ENDIAN_SPEC "%{!EL:%{!mel:-EB}} %{EL|mel:-EL}"
632 /* A spec condition that matches all non-mips16 -mips arguments. */
634 #define MIPS_ISA_LEVEL_OPTION_SPEC \
635 "mips1|mips2|mips3|mips4|mips32*|mips64*"
637 /* A spec condition that matches all non-mips16 architecture arguments. */
639 #define MIPS_ARCH_OPTION_SPEC \
640 MIPS_ISA_LEVEL_OPTION_SPEC "|march=*"
642 /* A spec that infers a -mips argument from an -march argument,
643 or injects the default if no architecture is specified. */
645 #define MIPS_ISA_LEVEL_SPEC \
646 "%{" MIPS_ISA_LEVEL_OPTION_SPEC ":;: \
647 %{march=mips1|march=r2000|march=r3000|march=r3900:-mips1} \
648 %{march=mips2|march=r6000:-mips2} \
649 %{march=mips3|march=r4*|march=vr4*|march=orion:-mips3} \
650 %{march=mips4|march=r8000|march=vr5*|march=rm7000|march=rm9000:-mips4} \
651 %{march=mips32|march=4kc|march=4km|march=4kp|march=4ksc:-mips32} \
652 %{march=mips32r2|march=m4k|march=4ke*|march=4ksd|march=24k* \
653 |march=34k*|march=74k*: -mips32r2} \
654 %{march=mips64|march=5k*|march=20k*|march=sb1*|march=sr71000: -mips64} \
655 %{!march=*: -" MULTILIB_ISA_DEFAULT "}}"
657 /* A spec that infers a -mhard-float or -msoft-float setting from an
658 -march argument. Note that soft-float and hard-float code are not
661 #define MIPS_ARCH_FLOAT_SPEC \
662 "%{mhard-float|msoft-float|march=mips*:; \
663 march=vr41*|march=m4k|march=4k*|march=24kc|march=24kec \
664 |march=34kc|march=74kc|march=5kc: -msoft-float; \
665 march=*: -mhard-float}"
667 /* A spec condition that matches 32-bit options. It only works if
668 MIPS_ISA_LEVEL_SPEC has been applied. */
670 #define MIPS_32BIT_OPTION_SPEC \
671 "mips1|mips2|mips32*|mgp32"
673 /* Support for a compile-time default CPU, et cetera. The rules are:
674 --with-arch is ignored if -march is specified or a -mips is specified
675 (other than -mips16).
676 --with-tune is ignored if -mtune is specified.
677 --with-abi is ignored if -mabi is specified.
678 --with-float is ignored if -mhard-float or -msoft-float are
680 --with-divide is ignored if -mdivide-traps or -mdivide-breaks are
682 #define OPTION_DEFAULT_SPECS \
683 {"arch", "%{" MIPS_ARCH_OPTION_SPEC ":;: -march=%(VALUE)}" }, \
684 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }, \
685 {"abi", "%{!mabi=*:-mabi=%(VALUE)}" }, \
686 {"float", "%{!msoft-float:%{!mhard-float:-m%(VALUE)-float}}" }, \
687 {"divide", "%{!mdivide-traps:%{!mdivide-breaks:-mdivide-%(VALUE)}}" }, \
688 {"llsc", "%{!mllsc:%{!mno-llsc:-m%(VALUE)}}" }
691 #define GENERATE_DIVIDE_TRAPS (TARGET_DIVIDE_TRAPS \
692 && ISA_HAS_COND_TRAP)
694 #define GENERATE_BRANCHLIKELY (TARGET_BRANCHLIKELY && !TARGET_MIPS16)
696 /* True if the ABI can only work with 64-bit integer registers. We
697 generally allow ad-hoc variations for TARGET_SINGLE_FLOAT, but
698 otherwise floating-point registers must also be 64-bit. */
699 #define ABI_NEEDS_64BIT_REGS (TARGET_NEWABI || mips_abi == ABI_O64)
701 /* Likewise for 32-bit regs. */
702 #define ABI_NEEDS_32BIT_REGS (mips_abi == ABI_32)
704 /* True if symbols are 64 bits wide. At present, n64 is the only
705 ABI for which this is true. */
706 #define ABI_HAS_64BIT_SYMBOLS (mips_abi == ABI_64 && !TARGET_SYM32)
708 /* ISA has instructions for managing 64-bit fp and gp regs (e.g. mips3). */
709 #define ISA_HAS_64BIT_REGS (ISA_MIPS3 \
713 /* ISA has branch likely instructions (e.g. mips2). */
714 /* Disable branchlikely for tx39 until compare rewrite. They haven't
715 been generated up to this point. */
716 #define ISA_HAS_BRANCHLIKELY (!ISA_MIPS1)
718 /* ISA has a three-operand multiplication instruction (usually spelt "mul"). */
719 #define ISA_HAS_MUL3 ((TARGET_MIPS3900 \
730 /* ISA has the conditional move instructions introduced in mips4. */
731 #define ISA_HAS_CONDMOVE ((ISA_MIPS4 \
735 && !TARGET_MIPS5500 \
738 /* ISA has the mips4 FP condition code instructions: FP-compare to CC,
739 branch on CC, and move (both FP and non-FP) on CC. */
740 #define ISA_HAS_8CC (ISA_MIPS4 \
745 /* This is a catch all for other mips4 instructions: indexed load, the
746 FP madd and msub instructions, and the FP recip and recip sqrt
748 #define ISA_HAS_FP4 ((ISA_MIPS4 \
749 || (ISA_MIPS32R2 && TARGET_FLOAT64) \
753 /* ISA has paired-single instructions. */
754 #define ISA_HAS_PAIRED_SINGLE (ISA_MIPS32R2 || ISA_MIPS64)
756 /* ISA has conditional trap instructions. */
757 #define ISA_HAS_COND_TRAP (!ISA_MIPS1 \
760 /* ISA has integer multiply-accumulate instructions, madd and msub. */
761 #define ISA_HAS_MADD_MSUB ((ISA_MIPS32 \
766 /* Integer multiply-accumulate instructions should be generated. */
767 #define GENERATE_MADD_MSUB (ISA_HAS_MADD_MSUB && !TUNE_74K)
769 /* ISA has floating-point nmadd and nmsub instructions for mode MODE. */
770 #define ISA_HAS_NMADD_NMSUB(MODE) \
772 || (ISA_MIPS32R2 && (MODE) == V2SFmode) \
774 && (!TARGET_MIPS5400 || TARGET_MAD) \
777 /* ISA has count leading zeroes/ones instruction (not implemented). */
778 #define ISA_HAS_CLZ_CLO ((ISA_MIPS32 \
783 /* ISA has three operand multiply instructions that put
784 the high part in an accumulator: mulhi or mulhiu. */
785 #define ISA_HAS_MULHI ((TARGET_MIPS5400 \
790 /* ISA has three operand multiply instructions that
791 negates the result and puts the result in an accumulator. */
792 #define ISA_HAS_MULS ((TARGET_MIPS5400 \
797 /* ISA has three operand multiply instructions that subtracts the
798 result from a 4th operand and puts the result in an accumulator. */
799 #define ISA_HAS_MSAC ((TARGET_MIPS5400 \
804 /* ISA has three operand multiply instructions that the result
805 from a 4th operand and puts the result in an accumulator. */
806 #define ISA_HAS_MACC ((TARGET_MIPS4120 \
813 /* ISA has NEC VR-style MACC, MACCHI, DMACC and DMACCHI instructions. */
814 #define ISA_HAS_MACCHI ((TARGET_MIPS4120 \
815 || TARGET_MIPS4130) \
818 /* ISA has the "ror" (rotate right) instructions. */
819 #define ISA_HAS_ROR ((ISA_MIPS32R2 \
823 || TARGET_SMARTMIPS) \
826 /* ISA has data prefetch instructions. This controls use of 'pref'. */
827 #define ISA_HAS_PREFETCH ((ISA_MIPS4 \
833 /* ISA has data indexed prefetch instructions. This controls use of
834 'prefx', along with TARGET_HARD_FLOAT and TARGET_DOUBLE_FLOAT.
835 (prefx is a cop1x instruction, so can only be used if FP is
837 #define ISA_HAS_PREFETCHX ((ISA_MIPS4 \
842 /* True if trunc.w.s and trunc.w.d are real (not synthetic)
843 instructions. Both require TARGET_HARD_FLOAT, and trunc.w.d
844 also requires TARGET_DOUBLE_FLOAT. */
845 #define ISA_HAS_TRUNC_W (!ISA_MIPS1)
847 /* ISA includes the MIPS32r2 seb and seh instructions. */
848 #define ISA_HAS_SEB_SEH (ISA_MIPS32R2 \
851 /* ISA includes the MIPS32/64 rev 2 ext and ins instructions. */
852 #define ISA_HAS_EXT_INS (ISA_MIPS32R2 \
855 /* ISA has instructions for accessing top part of 64-bit fp regs. */
856 #define ISA_HAS_MXHC1 (TARGET_FLOAT64 && ISA_MIPS32R2)
858 /* ISA has lwxs instruction (load w/scaled index address. */
859 #define ISA_HAS_LWXS (TARGET_SMARTMIPS && !TARGET_MIPS16)
861 /* The DSP ASE is available. */
862 #define ISA_HAS_DSP (TARGET_DSP && !TARGET_MIPS16)
864 /* Revision 2 of the DSP ASE is available. */
865 #define ISA_HAS_DSPR2 (TARGET_DSPR2 && !TARGET_MIPS16)
867 /* True if the result of a load is not available to the next instruction.
868 A nop will then be needed between instructions like "lw $4,..."
869 and "addiu $4,$4,1". */
870 #define ISA_HAS_LOAD_DELAY (ISA_MIPS1 \
871 && !TARGET_MIPS3900 \
874 /* Likewise mtc1 and mfc1. */
875 #define ISA_HAS_XFER_DELAY (mips_isa <= 3)
877 /* Likewise floating-point comparisons. */
878 #define ISA_HAS_FCMP_DELAY (mips_isa <= 3)
880 /* True if mflo and mfhi can be immediately followed by instructions
881 which write to the HI and LO registers.
883 According to MIPS specifications, MIPS ISAs I, II, and III need
884 (at least) two instructions between the reads of HI/LO and
885 instructions which write them, and later ISAs do not. Contradicting
886 the MIPS specifications, some MIPS IV processor user manuals (e.g.
887 the UM for the NEC Vr5000) document needing the instructions between
888 HI/LO reads and writes, as well. Therefore, we declare only MIPS32,
889 MIPS64 and later ISAs to have the interlocks, plus any specific
890 earlier-ISA CPUs for which CPU documentation declares that the
891 instructions are really interlocked. */
892 #define ISA_HAS_HILO_INTERLOCKS (ISA_MIPS32 \
897 /* ISA includes synci, jr.hb and jalr.hb. */
898 #define ISA_HAS_SYNCI (ISA_MIPS32R2 && !TARGET_MIPS16)
900 /* ISA includes sync. */
901 #define ISA_HAS_SYNC ((mips_isa >= 2 || TARGET_MIPS3900) && !TARGET_MIPS16)
902 #define GENERATE_SYNC \
903 (target_flags_explicit & MASK_LLSC \
904 ? TARGET_LLSC && !TARGET_MIPS16 \
907 /* ISA includes ll and sc. Note that this implies ISA_HAS_SYNC
908 because the expanders use both ISA_HAS_SYNC and ISA_HAS_LL_SC
910 #define ISA_HAS_LL_SC (mips_isa >= 2 && !TARGET_MIPS16)
911 #define GENERATE_LL_SC \
912 (target_flags_explicit & MASK_LLSC \
913 ? TARGET_LLSC && !TARGET_MIPS16 \
916 /* Add -G xx support. */
918 #undef SWITCH_TAKES_ARG
919 #define SWITCH_TAKES_ARG(CHAR) \
920 (DEFAULT_SWITCH_TAKES_ARG (CHAR) || (CHAR) == 'G')
922 #define OVERRIDE_OPTIONS override_options ()
924 #define CONDITIONAL_REGISTER_USAGE mips_conditional_register_usage ()
926 /* Show we can debug even without a frame pointer. */
927 #define CAN_DEBUG_WITHOUT_FP
929 /* Tell collect what flags to pass to nm. */
931 #define NM_FLAGS "-Bn"
935 #ifndef MIPS_ABI_DEFAULT
936 #define MIPS_ABI_DEFAULT ABI_32
939 /* Use the most portable ABI flag for the ASM specs. */
941 #if MIPS_ABI_DEFAULT == ABI_32
942 #define MULTILIB_ABI_DEFAULT "mabi=32"
945 #if MIPS_ABI_DEFAULT == ABI_O64
946 #define MULTILIB_ABI_DEFAULT "mabi=o64"
949 #if MIPS_ABI_DEFAULT == ABI_N32
950 #define MULTILIB_ABI_DEFAULT "mabi=n32"
953 #if MIPS_ABI_DEFAULT == ABI_64
954 #define MULTILIB_ABI_DEFAULT "mabi=64"
957 #if MIPS_ABI_DEFAULT == ABI_EABI
958 #define MULTILIB_ABI_DEFAULT "mabi=eabi"
961 /* SUBTARGET_ASM_OPTIMIZING_SPEC handles passing optimization options
962 to the assembler. It may be overridden by subtargets. */
963 #ifndef SUBTARGET_ASM_OPTIMIZING_SPEC
964 #define SUBTARGET_ASM_OPTIMIZING_SPEC "\
966 %{!noasmopt:%{O:-O2} %{O1:-O2} %{O2:-O2} %{O3:-O3}}"
969 /* SUBTARGET_ASM_DEBUGGING_SPEC handles passing debugging options to
970 the assembler. It may be overridden by subtargets.
972 Beginning with gas 2.13, -mdebug must be passed to correctly handle
973 COFF debugging info. */
975 #ifndef SUBTARGET_ASM_DEBUGGING_SPEC
976 #define SUBTARGET_ASM_DEBUGGING_SPEC "\
977 %{g} %{g0} %{g1} %{g2} %{g3} \
978 %{ggdb:-g} %{ggdb0:-g0} %{ggdb1:-g1} %{ggdb2:-g2} %{ggdb3:-g3} \
979 %{gstabs:-g} %{gstabs0:-g0} %{gstabs1:-g1} %{gstabs2:-g2} %{gstabs3:-g3} \
980 %{gstabs+:-g} %{gstabs+0:-g0} %{gstabs+1:-g1} %{gstabs+2:-g2} %{gstabs+3:-g3} \
981 %{gcoff:-g} %{gcoff0:-g0} %{gcoff1:-g1} %{gcoff2:-g2} %{gcoff3:-g3} \
982 %{gcoff*:-mdebug} %{!gcoff*:-no-mdebug}"
985 /* SUBTARGET_ASM_SPEC is always passed to the assembler. It may be
986 overridden by subtargets. */
988 #ifndef SUBTARGET_ASM_SPEC
989 #define SUBTARGET_ASM_SPEC ""
994 %{G*} %(endian_spec) %{mips1} %{mips2} %{mips3} %{mips4} \
995 %{mips32} %{mips32r2} %{mips64} \
996 %{mips16} %{mno-mips16:-no-mips16} \
997 %{mips3d} %{mno-mips3d:-no-mips3d} \
998 %{mdmx} %{mno-mdmx:-no-mdmx} \
1000 %{mdspr2} %{mno-dspr2} \
1001 %{msmartmips} %{mno-smartmips} \
1003 %{mfix-vr4120} %{mfix-vr4130} \
1004 %(subtarget_asm_optimizing_spec) \
1005 %(subtarget_asm_debugging_spec) \
1006 %{mabi=*} %{!mabi*: %(asm_abi_default_spec)} \
1007 %{mgp32} %{mgp64} %{march=*} %{mxgot:-xgot} \
1009 %{mshared} %{mno-shared} \
1010 %{msym32} %{mno-sym32} \
1012 %(subtarget_asm_spec)"
1014 /* Extra switches sometimes passed to the linker. */
1015 /* ??? The bestGnum will never be passed to the linker, because the gcc driver
1016 will interpret it as a -b option. */
1019 #define LINK_SPEC "\
1021 %{G*} %{mips1} %{mips2} %{mips3} %{mips4} %{mips32} %{mips32r2} %{mips64} \
1022 %{bestGnum} %{shared} %{non_shared}"
1023 #endif /* LINK_SPEC defined */
1026 /* Specs for the compiler proper */
1028 /* SUBTARGET_CC1_SPEC is passed to the compiler proper. It may be
1029 overridden by subtargets. */
1030 #ifndef SUBTARGET_CC1_SPEC
1031 #define SUBTARGET_CC1_SPEC ""
1034 /* CC1_SPEC is the set of arguments to pass to the compiler proper. */
1038 %{gline:%{!g:%{!g0:%{!g1:%{!g2: -g1}}}}} \
1039 %{G*} %{EB:-meb} %{EL:-mel} %{EB:%{EL:%emay not use both -EB and -EL}} \
1041 %(subtarget_cc1_spec)"
1043 /* Preprocessor specs. */
1045 /* SUBTARGET_CPP_SPEC is passed to the preprocessor. It may be
1046 overridden by subtargets. */
1047 #ifndef SUBTARGET_CPP_SPEC
1048 #define SUBTARGET_CPP_SPEC ""
1051 #define CPP_SPEC "%(subtarget_cpp_spec)"
1053 /* This macro defines names of additional specifications to put in the specs
1054 that can be used in various specifications like CC1_SPEC. Its definition
1055 is an initializer with a subgrouping for each command option.
1057 Each subgrouping contains a string constant, that defines the
1058 specification name, and a string constant that used by the GCC driver
1061 Do not define this macro if it does not need to do anything. */
1063 #define EXTRA_SPECS \
1064 { "subtarget_cc1_spec", SUBTARGET_CC1_SPEC }, \
1065 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
1066 { "subtarget_asm_optimizing_spec", SUBTARGET_ASM_OPTIMIZING_SPEC }, \
1067 { "subtarget_asm_debugging_spec", SUBTARGET_ASM_DEBUGGING_SPEC }, \
1068 { "subtarget_asm_spec", SUBTARGET_ASM_SPEC }, \
1069 { "asm_abi_default_spec", "-" MULTILIB_ABI_DEFAULT }, \
1070 { "endian_spec", ENDIAN_SPEC }, \
1071 SUBTARGET_EXTRA_SPECS
1073 #ifndef SUBTARGET_EXTRA_SPECS
1074 #define SUBTARGET_EXTRA_SPECS
1077 #define DBX_DEBUGGING_INFO 1 /* generate stabs (OSF/rose) */
1078 #define MIPS_DEBUGGING_INFO 1 /* MIPS specific debugging info */
1079 #define DWARF2_DEBUGGING_INFO 1 /* dwarf2 debugging info */
1081 #ifndef PREFERRED_DEBUGGING_TYPE
1082 #define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
1085 #define DWARF2_ADDR_SIZE (ABI_HAS_64BIT_SYMBOLS ? 8 : 4)
1087 /* By default, turn on GDB extensions. */
1088 #define DEFAULT_GDB_EXTENSIONS 1
1090 /* Local compiler-generated symbols must have a prefix that the assembler
1091 understands. By default, this is $, although some targets (e.g.,
1092 NetBSD-ELF) need to override this. */
1094 #ifndef LOCAL_LABEL_PREFIX
1095 #define LOCAL_LABEL_PREFIX "$"
1098 /* By default on the mips, external symbols do not have an underscore
1099 prepended, but some targets (e.g., NetBSD) require this. */
1101 #ifndef USER_LABEL_PREFIX
1102 #define USER_LABEL_PREFIX ""
1105 /* On Sun 4, this limit is 2048. We use 1500 to be safe,
1106 since the length can run past this up to a continuation point. */
1107 #undef DBX_CONTIN_LENGTH
1108 #define DBX_CONTIN_LENGTH 1500
1110 /* How to renumber registers for dbx and gdb. */
1111 #define DBX_REGISTER_NUMBER(REGNO) mips_dbx_regno[REGNO]
1113 /* The mapping from gcc register number to DWARF 2 CFA column number. */
1114 #define DWARF_FRAME_REGNUM(REGNO) mips_dwarf_regno[REGNO]
1116 /* The DWARF 2 CFA column which tracks the return address. */
1117 #define DWARF_FRAME_RETURN_COLUMN (GP_REG_FIRST + 31)
1119 /* Before the prologue, RA lives in r31. */
1120 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (VOIDmode, GP_REG_FIRST + 31)
1122 /* Describe how we implement __builtin_eh_return. */
1123 #define EH_RETURN_DATA_REGNO(N) \
1124 ((N) < (TARGET_MIPS16 ? 2 : 4) ? (N) + GP_ARG_FIRST : INVALID_REGNUM)
1126 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, GP_REG_FIRST + 3)
1128 /* Offsets recorded in opcodes are a multiple of this alignment factor.
1129 The default for this in 64-bit mode is 8, which causes problems with
1130 SFmode register saves. */
1131 #define DWARF_CIE_DATA_ALIGNMENT -4
1133 /* Correct the offset of automatic variables and arguments. Note that
1134 the MIPS debug format wants all automatic variables and arguments
1135 to be in terms of the virtual frame pointer (stack pointer before
1136 any adjustment in the function), while the MIPS 3.0 linker wants
1137 the frame pointer to be the stack pointer after the initial
1140 #define DEBUGGER_AUTO_OFFSET(X) \
1141 mips_debugger_offset (X, (HOST_WIDE_INT) 0)
1142 #define DEBUGGER_ARG_OFFSET(OFFSET, X) \
1143 mips_debugger_offset (X, (HOST_WIDE_INT) OFFSET)
1145 /* Target machine storage layout */
1147 #define BITS_BIG_ENDIAN 0
1148 #define BYTES_BIG_ENDIAN (TARGET_BIG_ENDIAN != 0)
1149 #define WORDS_BIG_ENDIAN (TARGET_BIG_ENDIAN != 0)
1151 /* Define this to set the endianness to use in libgcc2.c, which can
1152 not depend on target_flags. */
1153 #if !defined(MIPSEL) && !defined(__MIPSEL__)
1154 #define LIBGCC2_WORDS_BIG_ENDIAN 1
1156 #define LIBGCC2_WORDS_BIG_ENDIAN 0
1159 #define MAX_BITS_PER_WORD 64
1161 /* Width of a word, in units (bytes). */
1162 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
1164 #define MIN_UNITS_PER_WORD 4
1167 /* For MIPS, width of a floating point register. */
1168 #define UNITS_PER_FPREG (TARGET_FLOAT64 ? 8 : 4)
1170 /* The number of consecutive floating-point registers needed to store the
1171 largest format supported by the FPU. */
1172 #define MAX_FPRS_PER_FMT (TARGET_FLOAT64 || TARGET_SINGLE_FLOAT ? 1 : 2)
1174 /* The number of consecutive floating-point registers needed to store the
1175 smallest format supported by the FPU. */
1176 #define MIN_FPRS_PER_FMT \
1177 (ISA_MIPS32 || ISA_MIPS32R2 || ISA_MIPS64 ? 1 : MAX_FPRS_PER_FMT)
1179 /* The largest size of value that can be held in floating-point
1180 registers and moved with a single instruction. */
1181 #define UNITS_PER_HWFPVALUE \
1182 (TARGET_SOFT_FLOAT_ABI ? 0 : MAX_FPRS_PER_FMT * UNITS_PER_FPREG)
1184 /* The largest size of value that can be held in floating-point
1186 #define UNITS_PER_FPVALUE \
1187 (TARGET_SOFT_FLOAT_ABI ? 0 \
1188 : TARGET_SINGLE_FLOAT ? UNITS_PER_FPREG \
1189 : LONG_DOUBLE_TYPE_SIZE / BITS_PER_UNIT)
1191 /* The number of bytes in a double. */
1192 #define UNITS_PER_DOUBLE (TYPE_PRECISION (double_type_node) / BITS_PER_UNIT)
1194 #define UNITS_PER_SIMD_WORD (TARGET_PAIRED_SINGLE_FLOAT ? 8 : UNITS_PER_WORD)
1196 /* Set the sizes of the core types. */
1197 #define SHORT_TYPE_SIZE 16
1198 #define INT_TYPE_SIZE 32
1199 #define LONG_TYPE_SIZE (TARGET_LONG64 ? 64 : 32)
1200 #define LONG_LONG_TYPE_SIZE 64
1202 #define FLOAT_TYPE_SIZE 32
1203 #define DOUBLE_TYPE_SIZE 64
1204 #define LONG_DOUBLE_TYPE_SIZE (TARGET_NEWABI ? 128 : 64)
1206 /* Define the sizes of fixed-point types. */
1207 #define SHORT_FRACT_TYPE_SIZE 8
1208 #define FRACT_TYPE_SIZE 16
1209 #define LONG_FRACT_TYPE_SIZE 32
1210 #define LONG_LONG_FRACT_TYPE_SIZE 64
1212 #define SHORT_ACCUM_TYPE_SIZE 16
1213 #define ACCUM_TYPE_SIZE 32
1214 #define LONG_ACCUM_TYPE_SIZE 64
1215 /* FIXME. LONG_LONG_ACCUM_TYPE_SIZE should be 128 bits, but GCC
1216 doesn't support 128-bit integers for MIPS32 currently. */
1217 #define LONG_LONG_ACCUM_TYPE_SIZE (TARGET_64BIT ? 128 : 64)
1219 /* long double is not a fixed mode, but the idea is that, if we
1220 support long double, we also want a 128-bit integer type. */
1221 #define MAX_FIXED_MODE_SIZE LONG_DOUBLE_TYPE_SIZE
1224 #if (defined _ABIN32 && _MIPS_SIM == _ABIN32) \
1225 || (defined _ABI64 && _MIPS_SIM == _ABI64)
1226 # define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
1228 # define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
1232 /* Width in bits of a pointer. */
1233 #ifndef POINTER_SIZE
1234 #define POINTER_SIZE ((TARGET_LONG64 && TARGET_64BIT) ? 64 : 32)
1237 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
1238 #define PARM_BOUNDARY BITS_PER_WORD
1240 /* Allocation boundary (in *bits*) for the code of a function. */
1241 #define FUNCTION_BOUNDARY 32
1243 /* Alignment of field after `int : 0' in a structure. */
1244 #define EMPTY_FIELD_BOUNDARY 32
1246 /* Every structure's size must be a multiple of this. */
1247 /* 8 is observed right on a DECstation and on riscos 4.02. */
1248 #define STRUCTURE_SIZE_BOUNDARY 8
1250 /* There is no point aligning anything to a rounder boundary than this. */
1251 #define BIGGEST_ALIGNMENT LONG_DOUBLE_TYPE_SIZE
1253 /* All accesses must be aligned. */
1254 #define STRICT_ALIGNMENT 1
1256 /* Define this if you wish to imitate the way many other C compilers
1257 handle alignment of bitfields and the structures that contain
1260 The behavior is that the type written for a bit-field (`int',
1261 `short', or other integer type) imposes an alignment for the
1262 entire structure, as if the structure really did contain an
1263 ordinary field of that type. In addition, the bit-field is placed
1264 within the structure so that it would fit within such a field,
1265 not crossing a boundary for it.
1267 Thus, on most machines, a bit-field whose type is written as `int'
1268 would not cross a four-byte boundary, and would force four-byte
1269 alignment for the whole structure. (The alignment used may not
1270 be four bytes; it is controlled by the other alignment
1273 If the macro is defined, its definition should be a C expression;
1274 a nonzero value for the expression enables this behavior. */
1276 #define PCC_BITFIELD_TYPE_MATTERS 1
1278 /* If defined, a C expression to compute the alignment given to a
1279 constant that is being placed in memory. CONSTANT is the constant
1280 and ALIGN is the alignment that the object would ordinarily have.
1281 The value of this macro is used instead of that alignment to align
1284 If this macro is not defined, then ALIGN is used.
1286 The typical use of this macro is to increase alignment for string
1287 constants to be word aligned so that `strcpy' calls that copy
1288 constants can be done inline. */
1290 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
1291 ((TREE_CODE (EXP) == STRING_CST || TREE_CODE (EXP) == CONSTRUCTOR) \
1292 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
1294 /* If defined, a C expression to compute the alignment for a static
1295 variable. TYPE is the data type, and ALIGN is the alignment that
1296 the object would ordinarily have. The value of this macro is used
1297 instead of that alignment to align the object.
1299 If this macro is not defined, then ALIGN is used.
1301 One use of this macro is to increase alignment of medium-size
1302 data to make it all fit in fewer cache lines. Another is to
1303 cause character arrays to be word-aligned so that `strcpy' calls
1304 that copy constants to character arrays can be done inline. */
1306 #undef DATA_ALIGNMENT
1307 #define DATA_ALIGNMENT(TYPE, ALIGN) \
1308 ((((ALIGN) < BITS_PER_WORD) \
1309 && (TREE_CODE (TYPE) == ARRAY_TYPE \
1310 || TREE_CODE (TYPE) == UNION_TYPE \
1311 || TREE_CODE (TYPE) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
1313 /* We need this for the same reason as DATA_ALIGNMENT, namely to cause
1314 character arrays to be word-aligned so that `strcpy' calls that copy
1315 constants to character arrays can be done inline, and 'strcmp' can be
1316 optimised to use word loads. */
1317 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
1318 DATA_ALIGNMENT (TYPE, ALIGN)
1320 #define PAD_VARARGS_DOWN \
1321 (FUNCTION_ARG_PADDING (TYPE_MODE (type), type) == downward)
1323 /* Define if operations between registers always perform the operation
1324 on the full register even if a narrower mode is specified. */
1325 #define WORD_REGISTER_OPERATIONS
1327 /* When in 64-bit mode, move insns will sign extend SImode and CCmode
1328 moves. All other references are zero extended. */
1329 #define LOAD_EXTEND_OP(MODE) \
1330 (TARGET_64BIT && ((MODE) == SImode || (MODE) == CCmode) \
1331 ? SIGN_EXTEND : ZERO_EXTEND)
1333 /* Define this macro if it is advisable to hold scalars in registers
1334 in a wider mode than that declared by the program. In such cases,
1335 the value is constrained to be within the bounds of the declared
1336 type, but kept valid in the wider mode. The signedness of the
1337 extension may differ from that of the type. */
1339 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
1340 if (GET_MODE_CLASS (MODE) == MODE_INT \
1341 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
1343 if ((MODE) == SImode) \
1348 /* Pmode is always the same as ptr_mode, but not always the same as word_mode.
1349 Extensions of pointers to word_mode must be signed. */
1350 #define POINTERS_EXTEND_UNSIGNED false
1352 /* Define if loading short immediate values into registers sign extends. */
1353 #define SHORT_IMMEDIATES_SIGN_EXTEND
1355 /* The [d]clz instructions have the natural values at 0. */
1357 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
1358 ((VALUE) = GET_MODE_BITSIZE (MODE), 2)
1360 /* Standard register usage. */
1362 /* Number of hardware registers. We have:
1364 - 32 integer registers
1365 - 32 floating point registers
1366 - 8 condition code registers
1367 - 2 accumulator registers (hi and lo)
1368 - 32 registers each for coprocessors 0, 2 and 3
1370 - ARG_POINTER_REGNUM
1371 - FRAME_POINTER_REGNUM
1372 - FAKE_CALL_REGNO (see the comment above load_callsi for details)
1373 - 3 dummy entries that were used at various times in the past.
1374 - 6 DSP accumulator registers (3 hi-lo pairs) for MIPS DSP ASE
1375 - 6 DSP control registers */
1377 #define FIRST_PSEUDO_REGISTER 188
1379 /* By default, fix the kernel registers ($26 and $27), the global
1380 pointer ($28) and the stack pointer ($29). This can change
1381 depending on the command-line options.
1383 Regarding coprocessor registers: without evidence to the contrary,
1384 it's best to assume that each coprocessor register has a unique
1385 use. This can be overridden, in, e.g., override_options() or
1386 CONDITIONAL_REGISTER_USAGE should the assumption be inappropriate
1387 for a particular target. */
1389 #define FIXED_REGISTERS \
1391 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1392 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, \
1393 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1394 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1395 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, \
1396 /* COP0 registers */ \
1397 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1398 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1399 /* COP2 registers */ \
1400 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1401 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1402 /* COP3 registers */ \
1403 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1404 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1405 /* 6 DSP accumulator registers & 6 control registers */ \
1406 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1 \
1410 /* Set up this array for o32 by default.
1412 Note that we don't mark $31 as a call-clobbered register. The idea is
1413 that it's really the call instructions themselves which clobber $31.
1414 We don't care what the called function does with it afterwards.
1416 This approach makes it easier to implement sibcalls. Unlike normal
1417 calls, sibcalls don't clobber $31, so the register reaches the
1418 called function in tact. EPILOGUE_USES says that $31 is useful
1419 to the called function. */
1421 #define CALL_USED_REGISTERS \
1423 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1424 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0, \
1425 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1426 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1427 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1428 /* COP0 registers */ \
1429 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1430 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1431 /* COP2 registers */ \
1432 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1433 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1434 /* COP3 registers */ \
1435 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1436 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1437 /* 6 DSP accumulator registers & 6 control registers */ \
1438 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 \
1442 /* Define this since $28, though fixed, is call-saved in many ABIs. */
1444 #define CALL_REALLY_USED_REGISTERS \
1445 { /* General registers. */ \
1446 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1447 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 0, 1, 0, 0, \
1448 /* Floating-point registers. */ \
1449 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1450 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1452 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1453 /* COP0 registers */ \
1454 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1455 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1456 /* COP2 registers */ \
1457 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1458 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1459 /* COP3 registers */ \
1460 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1461 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1462 /* 6 DSP accumulator registers & 6 control registers */ \
1463 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0 \
1466 /* Internal macros to classify a register number as to whether it's a
1467 general purpose register, a floating point register, a
1468 multiply/divide register, or a status register. */
1470 #define GP_REG_FIRST 0
1471 #define GP_REG_LAST 31
1472 #define GP_REG_NUM (GP_REG_LAST - GP_REG_FIRST + 1)
1473 #define GP_DBX_FIRST 0
1475 #define FP_REG_FIRST 32
1476 #define FP_REG_LAST 63
1477 #define FP_REG_NUM (FP_REG_LAST - FP_REG_FIRST + 1)
1478 #define FP_DBX_FIRST ((write_symbols == DBX_DEBUG) ? 38 : 32)
1480 #define MD_REG_FIRST 64
1481 #define MD_REG_LAST 65
1482 #define MD_REG_NUM (MD_REG_LAST - MD_REG_FIRST + 1)
1483 #define MD_DBX_FIRST (FP_DBX_FIRST + FP_REG_NUM)
1485 /* The DWARF 2 CFA column which tracks the return address from a
1486 signal handler context. This means that to maintain backwards
1487 compatibility, no hard register can be assigned this column if it
1488 would need to be handled by the DWARF unwinder. */
1489 #define DWARF_ALT_FRAME_RETURN_COLUMN 66
1491 #define ST_REG_FIRST 67
1492 #define ST_REG_LAST 74
1493 #define ST_REG_NUM (ST_REG_LAST - ST_REG_FIRST + 1)
1496 /* FIXME: renumber. */
1497 #define COP0_REG_FIRST 80
1498 #define COP0_REG_LAST 111
1499 #define COP0_REG_NUM (COP0_REG_LAST - COP0_REG_FIRST + 1)
1501 #define COP2_REG_FIRST 112
1502 #define COP2_REG_LAST 143
1503 #define COP2_REG_NUM (COP2_REG_LAST - COP2_REG_FIRST + 1)
1505 #define COP3_REG_FIRST 144
1506 #define COP3_REG_LAST 175
1507 #define COP3_REG_NUM (COP3_REG_LAST - COP3_REG_FIRST + 1)
1508 /* ALL_COP_REG_NUM assumes that COP0,2,and 3 are numbered consecutively. */
1509 #define ALL_COP_REG_NUM (COP3_REG_LAST - COP0_REG_FIRST + 1)
1511 #define DSP_ACC_REG_FIRST 176
1512 #define DSP_ACC_REG_LAST 181
1513 #define DSP_ACC_REG_NUM (DSP_ACC_REG_LAST - DSP_ACC_REG_FIRST + 1)
1515 #define AT_REGNUM (GP_REG_FIRST + 1)
1516 #define HI_REGNUM (TARGET_BIG_ENDIAN ? MD_REG_FIRST : MD_REG_FIRST + 1)
1517 #define LO_REGNUM (TARGET_BIG_ENDIAN ? MD_REG_FIRST + 1 : MD_REG_FIRST)
1519 /* FPSW_REGNUM is the single condition code used if !ISA_HAS_8CC.
1520 If ISA_HAS_8CC, it should not be used, and an arbitrary ST_REG
1521 should be used instead. */
1522 #define FPSW_REGNUM ST_REG_FIRST
1524 #define GP_REG_P(REGNO) \
1525 ((unsigned int) ((int) (REGNO) - GP_REG_FIRST) < GP_REG_NUM)
1526 #define M16_REG_P(REGNO) \
1527 (((REGNO) >= 2 && (REGNO) <= 7) || (REGNO) == 16 || (REGNO) == 17)
1528 #define FP_REG_P(REGNO) \
1529 ((unsigned int) ((int) (REGNO) - FP_REG_FIRST) < FP_REG_NUM)
1530 #define MD_REG_P(REGNO) \
1531 ((unsigned int) ((int) (REGNO) - MD_REG_FIRST) < MD_REG_NUM)
1532 #define ST_REG_P(REGNO) \
1533 ((unsigned int) ((int) (REGNO) - ST_REG_FIRST) < ST_REG_NUM)
1534 #define COP0_REG_P(REGNO) \
1535 ((unsigned int) ((int) (REGNO) - COP0_REG_FIRST) < COP0_REG_NUM)
1536 #define COP2_REG_P(REGNO) \
1537 ((unsigned int) ((int) (REGNO) - COP2_REG_FIRST) < COP2_REG_NUM)
1538 #define COP3_REG_P(REGNO) \
1539 ((unsigned int) ((int) (REGNO) - COP3_REG_FIRST) < COP3_REG_NUM)
1540 #define ALL_COP_REG_P(REGNO) \
1541 ((unsigned int) ((int) (REGNO) - COP0_REG_FIRST) < ALL_COP_REG_NUM)
1542 /* Test if REGNO is one of the 6 new DSP accumulators. */
1543 #define DSP_ACC_REG_P(REGNO) \
1544 ((unsigned int) ((int) (REGNO) - DSP_ACC_REG_FIRST) < DSP_ACC_REG_NUM)
1545 /* Test if REGNO is hi, lo, or one of the 6 new DSP accumulators. */
1546 #define ACC_REG_P(REGNO) \
1547 (MD_REG_P (REGNO) || DSP_ACC_REG_P (REGNO))
1549 #define FP_REG_RTX_P(X) (REG_P (X) && FP_REG_P (REGNO (X)))
1551 /* True if X is (const (unspec [(const_int 0)] UNSPEC_GP)). This is used
1552 to initialize the mips16 gp pseudo register. */
1553 #define CONST_GP_P(X) \
1554 (GET_CODE (X) == CONST \
1555 && GET_CODE (XEXP (X, 0)) == UNSPEC \
1556 && XINT (XEXP (X, 0), 1) == UNSPEC_GP)
1558 /* Return coprocessor number from register number. */
1560 #define COPNUM_AS_CHAR_FROM_REGNUM(REGNO) \
1561 (COP0_REG_P (REGNO) ? '0' : COP2_REG_P (REGNO) ? '2' \
1562 : COP3_REG_P (REGNO) ? '3' : '?')
1565 #define HARD_REGNO_NREGS(REGNO, MODE) mips_hard_regno_nregs (REGNO, MODE)
1567 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1568 mips_hard_regno_mode_ok[ (int)(MODE) ][ (REGNO) ]
1570 #define MODES_TIEABLE_P mips_modes_tieable_p
1572 /* Register to use for pushing function arguments. */
1573 #define STACK_POINTER_REGNUM (GP_REG_FIRST + 29)
1575 /* These two registers don't really exist: they get eliminated to either
1576 the stack or hard frame pointer. */
1577 #define ARG_POINTER_REGNUM 77
1578 #define FRAME_POINTER_REGNUM 78
1580 /* $30 is not available on the mips16, so we use $17 as the frame
1582 #define HARD_FRAME_POINTER_REGNUM \
1583 (TARGET_MIPS16 ? GP_REG_FIRST + 17 : GP_REG_FIRST + 30)
1585 #define FRAME_POINTER_REQUIRED (mips_frame_pointer_required ())
1587 /* Register in which static-chain is passed to a function. */
1588 #define STATIC_CHAIN_REGNUM (GP_REG_FIRST + 2)
1590 /* Registers used as temporaries in prologue/epilogue code. If we're
1591 generating mips16 code, these registers must come from the core set
1592 of 8. The prologue register mustn't conflict with any incoming
1593 arguments, the static chain pointer, or the frame pointer. The
1594 epilogue temporary mustn't conflict with the return registers, the
1595 frame pointer, the EH stack adjustment, or the EH data registers. */
1597 #define MIPS_PROLOGUE_TEMP_REGNUM (GP_REG_FIRST + 3)
1598 #define MIPS_EPILOGUE_TEMP_REGNUM (GP_REG_FIRST + (TARGET_MIPS16 ? 6 : 8))
1600 #define MIPS_PROLOGUE_TEMP(MODE) gen_rtx_REG (MODE, MIPS_PROLOGUE_TEMP_REGNUM)
1601 #define MIPS_EPILOGUE_TEMP(MODE) gen_rtx_REG (MODE, MIPS_EPILOGUE_TEMP_REGNUM)
1603 /* Define this macro if it is as good or better to call a constant
1604 function address than to call an address kept in a register. */
1605 #define NO_FUNCTION_CSE 1
1607 /* The ABI-defined global pointer. Sometimes we use a different
1608 register in leaf functions: see PIC_OFFSET_TABLE_REGNUM. */
1609 #define GLOBAL_POINTER_REGNUM (GP_REG_FIRST + 28)
1611 /* We normally use $28 as the global pointer. However, when generating
1612 n32/64 PIC, it is better for leaf functions to use a call-clobbered
1613 register instead. They can then avoid saving and restoring $28
1614 and perhaps avoid using a frame at all.
1616 When a leaf function uses something other than $28, mips_expand_prologue
1617 will modify pic_offset_table_rtx in place. Take the register number
1618 from there after reload. */
1619 #define PIC_OFFSET_TABLE_REGNUM \
1620 (reload_completed ? REGNO (pic_offset_table_rtx) : GLOBAL_POINTER_REGNUM)
1622 #define PIC_FUNCTION_ADDR_REGNUM (GP_REG_FIRST + 25)
1624 /* Define the classes of registers for register constraints in the
1625 machine description. Also define ranges of constants.
1627 One of the classes must always be named ALL_REGS and include all hard regs.
1628 If there is more than one class, another class must be named NO_REGS
1629 and contain no registers.
1631 The name GENERAL_REGS must be the name of a class (or an alias for
1632 another name such as ALL_REGS). This is the class of registers
1633 that is allowed by "g" or "r" in a register constraint.
1634 Also, registers outside this class are allocated only when
1635 instructions express preferences for them.
1637 The classes must be numbered in nondecreasing order; that is,
1638 a larger-numbered class must never be contained completely
1639 in a smaller-numbered class.
1641 For any two classes, it is very desirable that there be another
1642 class that represents their union. */
1646 NO_REGS, /* no registers in set */
1647 M16_NA_REGS, /* mips16 regs not used to pass args */
1648 M16_REGS, /* mips16 directly accessible registers */
1649 T_REG, /* mips16 T register ($24) */
1650 M16_T_REGS, /* mips16 registers plus T register */
1651 PIC_FN_ADDR_REG, /* SVR4 PIC function address register */
1652 V1_REG, /* Register $v1 ($3) used for TLS access. */
1653 LEA_REGS, /* Every GPR except $25 */
1654 GR_REGS, /* integer registers */
1655 FP_REGS, /* floating point registers */
1656 MD0_REG, /* first multiply/divide register */
1657 MD1_REG, /* second multiply/divide register */
1658 MD_REGS, /* multiply/divide registers (hi/lo) */
1659 COP0_REGS, /* generic coprocessor classes */
1662 HI_AND_GR_REGS, /* union classes */
1669 ALL_COP_AND_GR_REGS,
1670 ST_REGS, /* status registers (fp status) */
1671 DSP_ACC_REGS, /* DSP accumulator registers */
1672 ACC_REGS, /* Hi/Lo and DSP accumulator registers */
1673 ALL_REGS, /* all registers */
1674 LIM_REG_CLASSES /* max value + 1 */
1677 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1679 #define GENERAL_REGS GR_REGS
1681 /* An initializer containing the names of the register classes as C
1682 string constants. These names are used in writing some of the
1685 #define REG_CLASS_NAMES \
1692 "PIC_FN_ADDR_REG", \
1700 /* coprocessor registers */ \
1707 "COP0_AND_GR_REGS", \
1708 "COP2_AND_GR_REGS", \
1709 "COP3_AND_GR_REGS", \
1711 "ALL_COP_AND_GR_REGS", \
1718 /* An initializer containing the contents of the register classes,
1719 as integers which are bit masks. The Nth integer specifies the
1720 contents of class N. The way the integer MASK is interpreted is
1721 that register R is in the class if `MASK & (1 << R)' is 1.
1723 When the machine has more than 32 registers, an integer does not
1724 suffice. Then the integers are replaced by sub-initializers,
1725 braced groupings containing several integers. Each
1726 sub-initializer must be suitable as an initializer for the type
1727 `HARD_REG_SET' which is defined in `hard-reg-set.h'. */
1729 #define REG_CLASS_CONTENTS \
1731 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* no registers */ \
1732 { 0x0003000c, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* mips16 nonarg regs */\
1733 { 0x000300fc, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* mips16 registers */ \
1734 { 0x01000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* mips16 T register */ \
1735 { 0x010300fc, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* mips16 and T regs */ \
1736 { 0x02000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* SVR4 PIC function address register */ \
1737 { 0x00000008, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* only $v1 */ \
1738 { 0xfdffffff, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* Every other GPR except $25 */ \
1739 { 0xffffffff, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* integer registers */ \
1740 { 0x00000000, 0xffffffff, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* floating registers*/ \
1741 { 0x00000000, 0x00000000, 0x00000001, 0x00000000, 0x00000000, 0x00000000 }, /* hi register */ \
1742 { 0x00000000, 0x00000000, 0x00000002, 0x00000000, 0x00000000, 0x00000000 }, /* lo register */ \
1743 { 0x00000000, 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x00000000 }, /* mul/div registers */ \
1744 { 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff, 0x00000000, 0x00000000 }, /* cop0 registers */ \
1745 { 0x00000000, 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff, 0x00000000 }, /* cop2 registers */ \
1746 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff }, /* cop3 registers */ \
1747 { 0xffffffff, 0x00000000, 0x00000001, 0x00000000, 0x00000000, 0x00000000 }, /* union classes */ \
1748 { 0xffffffff, 0x00000000, 0x00000002, 0x00000000, 0x00000000, 0x00000000 }, \
1749 { 0x00000000, 0xffffffff, 0x00000001, 0x00000000, 0x00000000, 0x00000000 }, \
1750 { 0xffffffff, 0x00000000, 0xffff0000, 0x0000ffff, 0x00000000, 0x00000000 }, \
1751 { 0xffffffff, 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff, 0x00000000 }, \
1752 { 0xffffffff, 0x00000000, 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff }, \
1753 { 0x00000000, 0x00000000, 0xffff0000, 0xffffffff, 0xffffffff, 0x0000ffff }, \
1754 { 0xffffffff, 0x00000000, 0xffff0000, 0xffffffff, 0xffffffff, 0x0000ffff }, \
1755 { 0x00000000, 0x00000000, 0x000007f8, 0x00000000, 0x00000000, 0x00000000 }, /* status registers */ \
1756 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x003f0000 }, /* dsp accumulator registers */ \
1757 { 0x00000000, 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x003f0000 }, /* hi/lo and dsp accumulator registers */ \
1758 { 0xffffffff, 0xffffffff, 0xffff07ff, 0xffffffff, 0xffffffff, 0x0fffffff } /* all registers */ \
1762 /* A C expression whose value is a register class containing hard
1763 register REGNO. In general there is more that one such class;
1764 choose a class which is "minimal", meaning that no smaller class
1765 also contains the register. */
1767 #define REGNO_REG_CLASS(REGNO) mips_regno_to_class[ (REGNO) ]
1769 /* A macro whose definition is the name of the class to which a
1770 valid base register must belong. A base register is one used in
1771 an address which is the register value plus a displacement. */
1773 #define BASE_REG_CLASS (TARGET_MIPS16 ? M16_REGS : GR_REGS)
1775 /* A macro whose definition is the name of the class to which a
1776 valid index register must belong. An index register is one used
1777 in an address where its value is either multiplied by a scale
1778 factor or added to another register (as well as added to a
1781 #define INDEX_REG_CLASS NO_REGS
1783 /* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1784 registers explicitly used in the rtl to be used as spill registers
1785 but prevents the compiler from extending the lifetime of these
1788 #define SMALL_REGISTER_CLASSES (TARGET_MIPS16)
1790 /* REG_ALLOC_ORDER is to order in which to allocate registers. This
1791 is the default value (allocate the registers in numeric order). We
1792 define it just so that we can override it for the mips16 target in
1793 ORDER_REGS_FOR_LOCAL_ALLOC. */
1795 #define REG_ALLOC_ORDER \
1796 { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
1797 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
1798 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
1799 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, \
1800 64, 65, 66, 67, 68, 69, 70, 71, 72, 73, 74, 75, 76, 77, 78, 79, \
1801 80, 81, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, \
1802 96, 97, 98, 99, 100,101,102,103,104,105,106,107,108,109,110,111, \
1803 112,113,114,115,116,117,118,119,120,121,122,123,124,125,126,127, \
1804 128,129,130,131,132,133,134,135,136,137,138,139,140,141,142,143, \
1805 144,145,146,147,148,149,150,151,152,153,154,155,156,157,158,159, \
1806 160,161,162,163,164,165,166,167,168,169,170,171,172,173,174,175, \
1807 176,177,178,179,180,181,182,183,184,185,186,187 \
1810 /* ORDER_REGS_FOR_LOCAL_ALLOC is a macro which permits reg_alloc_order
1811 to be rearranged based on a particular function. On the mips16, we
1812 want to allocate $24 (T_REG) before other registers for
1813 instructions for which it is possible. */
1815 #define ORDER_REGS_FOR_LOCAL_ALLOC mips_order_regs_for_local_alloc ()
1817 /* True if VALUE is an unsigned 6-bit number. */
1819 #define UIMM6_OPERAND(VALUE) \
1820 (((VALUE) & ~(unsigned HOST_WIDE_INT) 0x3f) == 0)
1822 /* True if VALUE is a signed 10-bit number. */
1824 #define IMM10_OPERAND(VALUE) \
1825 ((unsigned HOST_WIDE_INT) (VALUE) + 0x200 < 0x400)
1827 /* True if VALUE is a signed 16-bit number. */
1829 #define SMALL_OPERAND(VALUE) \
1830 ((unsigned HOST_WIDE_INT) (VALUE) + 0x8000 < 0x10000)
1832 /* True if VALUE is an unsigned 16-bit number. */
1834 #define SMALL_OPERAND_UNSIGNED(VALUE) \
1835 (((VALUE) & ~(unsigned HOST_WIDE_INT) 0xffff) == 0)
1837 /* True if VALUE can be loaded into a register using LUI. */
1839 #define LUI_OPERAND(VALUE) \
1840 (((VALUE) | 0x7fff0000) == 0x7fff0000 \
1841 || ((VALUE) | 0x7fff0000) + 0x10000 == 0)
1843 /* Return a value X with the low 16 bits clear, and such that
1844 VALUE - X is a signed 16-bit value. */
1846 #define CONST_HIGH_PART(VALUE) \
1847 (((VALUE) + 0x8000) & ~(unsigned HOST_WIDE_INT) 0xffff)
1849 #define CONST_LOW_PART(VALUE) \
1850 ((VALUE) - CONST_HIGH_PART (VALUE))
1852 #define SMALL_INT(X) SMALL_OPERAND (INTVAL (X))
1853 #define SMALL_INT_UNSIGNED(X) SMALL_OPERAND_UNSIGNED (INTVAL (X))
1854 #define LUI_INT(X) LUI_OPERAND (INTVAL (X))
1856 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1857 mips_preferred_reload_class (X, CLASS)
1859 /* The HI and LO registers can only be reloaded via the general
1860 registers. Condition code registers can only be loaded to the
1861 general registers, and from the floating point registers. */
1863 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1864 mips_secondary_reload_class (CLASS, MODE, X, 1)
1865 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1866 mips_secondary_reload_class (CLASS, MODE, X, 0)
1868 /* Return the maximum number of consecutive registers
1869 needed to represent mode MODE in a register of class CLASS. */
1871 #define CLASS_MAX_NREGS(CLASS, MODE) mips_class_max_nregs (CLASS, MODE)
1873 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1874 mips_cannot_change_mode_class (FROM, TO, CLASS)
1876 /* Stack layout; function entry, exit and calling. */
1878 #define STACK_GROWS_DOWNWARD
1880 /* The offset of the first local variable from the beginning of the frame.
1881 See mips_compute_frame_info for details about the frame layout. */
1883 #define STARTING_FRAME_OFFSET \
1884 (current_function_outgoing_args_size \
1885 + (TARGET_CALL_CLOBBERED_GP ? MIPS_STACK_ALIGN (UNITS_PER_WORD) : 0))
1887 #define RETURN_ADDR_RTX mips_return_addr
1889 /* Since the mips16 ISA mode is encoded in the least-significant bit
1890 of the address, mask it off return addresses for purposes of
1891 finding exception handling regions. */
1893 #define MASK_RETURN_ADDR GEN_INT (-2)
1896 /* Similarly, don't use the least-significant bit to tell pointers to
1897 code from vtable index. */
1899 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
1901 /* The eliminations to $17 are only used for mips16 code. See the
1902 definition of HARD_FRAME_POINTER_REGNUM. */
1904 #define ELIMINABLE_REGS \
1905 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1906 { ARG_POINTER_REGNUM, GP_REG_FIRST + 30}, \
1907 { ARG_POINTER_REGNUM, GP_REG_FIRST + 17}, \
1908 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1909 { FRAME_POINTER_REGNUM, GP_REG_FIRST + 30}, \
1910 { FRAME_POINTER_REGNUM, GP_REG_FIRST + 17}}
1912 /* Make sure that we're not trying to eliminate to the wrong hard frame
1914 #define CAN_ELIMINATE(FROM, TO) \
1915 ((TO) == HARD_FRAME_POINTER_REGNUM || (TO) == STACK_POINTER_REGNUM)
1917 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1918 (OFFSET) = mips_initial_elimination_offset ((FROM), (TO))
1920 /* Allocate stack space for arguments at the beginning of each function. */
1921 #define ACCUMULATE_OUTGOING_ARGS 1
1923 /* The argument pointer always points to the first argument. */
1924 #define FIRST_PARM_OFFSET(FNDECL) 0
1926 /* o32 and o64 reserve stack space for all argument registers. */
1927 #define REG_PARM_STACK_SPACE(FNDECL) \
1929 ? (MAX_ARGS_IN_REGISTERS * UNITS_PER_WORD) \
1932 /* Define this if it is the responsibility of the caller to
1933 allocate the area reserved for arguments passed in registers.
1934 If `ACCUMULATE_OUTGOING_ARGS' is also defined, the only effect
1935 of this macro is to determine whether the space is included in
1936 `current_function_outgoing_args_size'. */
1937 #define OUTGOING_REG_PARM_STACK_SPACE 1
1939 #define STACK_BOUNDARY (TARGET_NEWABI ? 128 : 64)
1941 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1943 /* Symbolic macros for the registers used to return integer and floating
1946 #define GP_RETURN (GP_REG_FIRST + 2)
1947 #define FP_RETURN ((TARGET_SOFT_FLOAT) ? GP_RETURN : (FP_REG_FIRST + 0))
1949 #define MAX_ARGS_IN_REGISTERS (TARGET_OLDABI ? 4 : 8)
1951 /* Symbolic macros for the first/last argument registers. */
1953 #define GP_ARG_FIRST (GP_REG_FIRST + 4)
1954 #define GP_ARG_LAST (GP_ARG_FIRST + MAX_ARGS_IN_REGISTERS - 1)
1955 #define FP_ARG_FIRST (FP_REG_FIRST + 12)
1956 #define FP_ARG_LAST (FP_ARG_FIRST + MAX_ARGS_IN_REGISTERS - 1)
1958 #define LIBCALL_VALUE(MODE) \
1959 mips_function_value (NULL_TREE, NULL, (MODE))
1961 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1962 mips_function_value ((VALTYPE), (FUNC), VOIDmode)
1964 /* 1 if N is a possible register number for a function value.
1965 On the MIPS, R2 R3 and F0 F2 are the only register thus used.
1966 Currently, R2 and F0 are only implemented here (C has no complex type) */
1968 #define FUNCTION_VALUE_REGNO_P(N) ((N) == GP_RETURN || (N) == FP_RETURN \
1969 || (LONG_DOUBLE_TYPE_SIZE == 128 && FP_RETURN != GP_RETURN \
1970 && (N) == FP_RETURN + 2))
1972 /* 1 if N is a possible register number for function argument passing.
1973 We have no FP argument registers when soft-float. When FP registers
1974 are 32 bits, we can't directly reference the odd numbered ones. */
1976 #define FUNCTION_ARG_REGNO_P(N) \
1977 ((IN_RANGE((N), GP_ARG_FIRST, GP_ARG_LAST) \
1978 || (IN_RANGE((N), FP_ARG_FIRST, FP_ARG_LAST))) \
1981 /* This structure has to cope with two different argument allocation
1982 schemes. Most MIPS ABIs view the arguments as a structure, of which
1983 the first N words go in registers and the rest go on the stack. If I
1984 < N, the Ith word might go in Ith integer argument register or in a
1985 floating-point register. For these ABIs, we only need to remember
1986 the offset of the current argument into the structure.
1988 The EABI instead allocates the integer and floating-point arguments
1989 separately. The first N words of FP arguments go in FP registers,
1990 the rest go on the stack. Likewise, the first N words of the other
1991 arguments go in integer registers, and the rest go on the stack. We
1992 need to maintain three counts: the number of integer registers used,
1993 the number of floating-point registers used, and the number of words
1994 passed on the stack.
1996 We could keep separate information for the two ABIs (a word count for
1997 the standard ABIs, and three separate counts for the EABI). But it
1998 seems simpler to view the standard ABIs as forms of EABI that do not
1999 allocate floating-point registers.
2001 So for the standard ABIs, the first N words are allocated to integer
2002 registers, and function_arg decides on an argument-by-argument basis
2003 whether that argument should really go in an integer register, or in
2004 a floating-point one. */
2006 typedef struct mips_args {
2007 /* Always true for varargs functions. Otherwise true if at least
2008 one argument has been passed in an integer register. */
2011 /* The number of arguments seen so far. */
2012 unsigned int arg_number;
2014 /* The number of integer registers used so far. For all ABIs except
2015 EABI, this is the number of words that have been added to the
2016 argument structure, limited to MAX_ARGS_IN_REGISTERS. */
2017 unsigned int num_gprs;
2019 /* For EABI, the number of floating-point registers used so far. */
2020 unsigned int num_fprs;
2022 /* The number of words passed on the stack. */
2023 unsigned int stack_words;
2025 /* On the mips16, we need to keep track of which floating point
2026 arguments were passed in general registers, but would have been
2027 passed in the FP regs if this were a 32-bit function, so that we
2028 can move them to the FP regs if we wind up calling a 32-bit
2029 function. We record this information in fp_code, encoded in base
2030 four. A zero digit means no floating point argument, a one digit
2031 means an SFmode argument, and a two digit means a DFmode argument,
2032 and a three digit is not used. The low order digit is the first
2033 argument. Thus 6 == 1 * 4 + 2 means a DFmode argument followed by
2034 an SFmode argument. ??? A more sophisticated approach will be
2035 needed if MIPS_ABI != ABI_32. */
2038 /* True if the function has a prototype. */
2042 /* Initialize a variable CUM of type CUMULATIVE_ARGS
2043 for a call to a function whose data type is FNTYPE.
2044 For a library call, FNTYPE is 0. */
2046 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
2047 init_cumulative_args (&CUM, FNTYPE, LIBNAME) \
2049 /* Update the data in CUM to advance over an argument
2050 of mode MODE and data type TYPE.
2051 (TYPE is null for libcalls where that information may not be available.) */
2053 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
2054 function_arg_advance (&CUM, MODE, TYPE, NAMED)
2056 /* Determine where to put an argument to a function.
2057 Value is zero to push the argument on the stack,
2058 or a hard register in which to store the argument.
2060 MODE is the argument's machine mode.
2061 TYPE is the data type of the argument (as a tree).
2062 This is null for libcalls where that information may
2064 CUM is a variable of type CUMULATIVE_ARGS which gives info about
2065 the preceding args and about the function being called.
2066 NAMED is nonzero if this argument is a named parameter
2067 (otherwise it is an extra parameter matching an ellipsis). */
2069 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
2070 function_arg( &CUM, MODE, TYPE, NAMED)
2072 #define FUNCTION_ARG_BOUNDARY function_arg_boundary
2074 #define FUNCTION_ARG_PADDING(MODE, TYPE) \
2075 (mips_pad_arg_upward (MODE, TYPE) ? upward : downward)
2077 #define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
2078 (mips_pad_reg_upward (MODE, TYPE) ? upward : downward)
2080 /* True if using EABI and varargs can be passed in floating-point
2081 registers. Under these conditions, we need a more complex form
2082 of va_list, which tracks GPR, FPR and stack arguments separately. */
2083 #define EABI_FLOAT_VARARGS_P \
2084 (mips_abi == ABI_EABI && UNITS_PER_FPVALUE >= UNITS_PER_DOUBLE)
2087 /* Say that the epilogue uses the return address register. Note that
2088 in the case of sibcalls, the values "used by the epilogue" are
2089 considered live at the start of the called function. */
2090 #define EPILOGUE_USES(REGNO) ((REGNO) == 31)
2092 /* Treat LOC as a byte offset from the stack pointer and round it up
2093 to the next fully-aligned offset. */
2094 #define MIPS_STACK_ALIGN(LOC) \
2095 (TARGET_NEWABI ? ((LOC) + 15) & -16 : ((LOC) + 7) & -8)
2098 /* Implement `va_start' for varargs and stdarg. */
2099 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
2100 mips_va_start (valist, nextarg)
2102 /* Output assembler code to FILE to increment profiler label # LABELNO
2103 for profiling a function entry. */
2105 #define FUNCTION_PROFILER(FILE, LABELNO) \
2107 if (TARGET_MIPS16) \
2108 sorry ("mips16 function profiling"); \
2109 fprintf (FILE, "\t.set\tnoat\n"); \
2110 fprintf (FILE, "\tmove\t%s,%s\t\t# save current return address\n", \
2111 reg_names[GP_REG_FIRST + 1], reg_names[GP_REG_FIRST + 31]); \
2112 if (!TARGET_NEWABI) \
2115 "\t%s\t%s,%s,%d\t\t# _mcount pops 2 words from stack\n", \
2116 TARGET_64BIT ? "dsubu" : "subu", \
2117 reg_names[STACK_POINTER_REGNUM], \
2118 reg_names[STACK_POINTER_REGNUM], \
2119 Pmode == DImode ? 16 : 8); \
2121 fprintf (FILE, "\tjal\t_mcount\n"); \
2122 fprintf (FILE, "\t.set\tat\n"); \
2125 /* The profiler preserves all interesting registers, including $31. */
2126 #define MIPS_SAVE_REG_FOR_PROFILING_P(REGNO) false
2128 /* No mips port has ever used the profiler counter word, so don't emit it
2129 or the label for it. */
2131 #define NO_PROFILE_COUNTERS 1
2133 /* Define this macro if the code for function profiling should come
2134 before the function prologue. Normally, the profiling code comes
2137 /* #define PROFILE_BEFORE_PROLOGUE */
2139 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
2140 the stack pointer does not matter. The value is tested only in
2141 functions that have frame pointers.
2142 No definition is equivalent to always zero. */
2144 #define EXIT_IGNORE_STACK 1
2147 /* A C statement to output, on the stream FILE, assembler code for a
2148 block of data that contains the constant parts of a trampoline.
2149 This code should not include a label--the label is taken care of
2152 #define TRAMPOLINE_TEMPLATE(STREAM) \
2154 if (ptr_mode == DImode) \
2155 fprintf (STREAM, "\t.word\t0x03e0082d\t\t# dmove $1,$31\n"); \
2157 fprintf (STREAM, "\t.word\t0x03e00821\t\t# move $1,$31\n"); \
2158 fprintf (STREAM, "\t.word\t0x04110001\t\t# bgezal $0,.+8\n"); \
2159 fprintf (STREAM, "\t.word\t0x00000000\t\t# nop\n"); \
2160 if (ptr_mode == DImode) \
2162 fprintf (STREAM, "\t.word\t0xdfe30014\t\t# ld $3,20($31)\n"); \
2163 fprintf (STREAM, "\t.word\t0xdfe2001c\t\t# ld $2,28($31)\n"); \
2164 fprintf (STREAM, "\t.word\t0x0060c82d\t\t# dmove $25,$3\n"); \
2168 fprintf (STREAM, "\t.word\t0x8fe30014\t\t# lw $3,20($31)\n"); \
2169 fprintf (STREAM, "\t.word\t0x8fe20018\t\t# lw $2,24($31)\n"); \
2170 fprintf (STREAM, "\t.word\t0x0060c821\t\t# move $25,$3\n"); \
2172 fprintf (STREAM, "\t.word\t0x00600008\t\t# jr $3\n"); \
2173 if (ptr_mode == DImode) \
2175 fprintf (STREAM, "\t.word\t0x0020f82d\t\t# dmove $31,$1\n"); \
2176 fprintf (STREAM, "\t.dword\t0x00000000\t\t# <function address>\n"); \
2177 fprintf (STREAM, "\t.dword\t0x00000000\t\t# <static chain value>\n"); \
2181 fprintf (STREAM, "\t.word\t0x0020f821\t\t# move $31,$1\n"); \
2182 fprintf (STREAM, "\t.word\t0x00000000\t\t# <function address>\n"); \
2183 fprintf (STREAM, "\t.word\t0x00000000\t\t# <static chain value>\n"); \
2187 /* A C expression for the size in bytes of the trampoline, as an
2190 #define TRAMPOLINE_SIZE (32 + GET_MODE_SIZE (ptr_mode) * 2)
2192 /* Alignment required for trampolines, in bits. */
2194 #define TRAMPOLINE_ALIGNMENT GET_MODE_BITSIZE (ptr_mode)
2196 /* INITIALIZE_TRAMPOLINE calls this library function to flush
2197 program and data caches. */
2199 #ifndef CACHE_FLUSH_FUNC
2200 #define CACHE_FLUSH_FUNC "_flush_cache"
2203 #define MIPS_ICACHE_SYNC(ADDR, SIZE) \
2204 /* Flush both caches. We need to flush the data cache in case \
2205 the system has a write-back cache. */ \
2206 emit_library_call (gen_rtx_SYMBOL_REF (Pmode, mips_cache_flush_func), \
2207 0, VOIDmode, 3, ADDR, Pmode, SIZE, Pmode, \
2208 GEN_INT (3), TYPE_MODE (integer_type_node))
2210 /* A C statement to initialize the variable parts of a trampoline.
2211 ADDR is an RTX for the address of the trampoline; FNADDR is an
2212 RTX for the address of the nested function; STATIC_CHAIN is an
2213 RTX for the static chain value that should be passed to the
2214 function when it is called. */
2216 #define INITIALIZE_TRAMPOLINE(ADDR, FUNC, CHAIN) \
2218 rtx func_addr, chain_addr, end_addr; \
2220 func_addr = plus_constant (ADDR, 32); \
2221 chain_addr = plus_constant (func_addr, GET_MODE_SIZE (ptr_mode)); \
2222 mips_emit_move (gen_rtx_MEM (ptr_mode, func_addr), FUNC); \
2223 mips_emit_move (gen_rtx_MEM (ptr_mode, chain_addr), CHAIN); \
2224 end_addr = gen_reg_rtx (Pmode); \
2225 emit_insn (gen_add3_insn (end_addr, copy_rtx (ADDR), \
2226 GEN_INT (TRAMPOLINE_SIZE))); \
2227 emit_insn (gen_clear_cache (copy_rtx (ADDR), end_addr)); \
2230 /* Addressing modes, and classification of registers for them. */
2232 #define REGNO_OK_FOR_INDEX_P(REGNO) 0
2233 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2234 mips_regno_mode_ok_for_base_p (REGNO, MODE, 1)
2236 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2237 and check its validity for a certain class.
2238 We have two alternate definitions for each of them.
2239 The usual definition accepts all pseudo regs; the other rejects them all.
2240 The symbol REG_OK_STRICT causes the latter definition to be used.
2242 Most source files want to accept pseudo regs in the hope that
2243 they will get allocated to the class that the insn wants them to be in.
2244 Some source files that are used after register allocation
2245 need to be strict. */
2247 #ifndef REG_OK_STRICT
2248 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2249 mips_regno_mode_ok_for_base_p (REGNO (X), MODE, 0)
2251 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2252 mips_regno_mode_ok_for_base_p (REGNO (X), MODE, 1)
2255 #define REG_OK_FOR_INDEX_P(X) 0
2258 /* Maximum number of registers that can appear in a valid memory address. */
2260 #define MAX_REGS_PER_ADDRESS 1
2262 #ifdef REG_OK_STRICT
2263 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
2265 if (mips_legitimate_address_p (MODE, X, 1)) \
2269 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
2271 if (mips_legitimate_address_p (MODE, X, 0)) \
2276 /* Check for constness inline but use mips_legitimate_address_p
2277 to check whether a constant really is an address. */
2279 #define CONSTANT_ADDRESS_P(X) \
2280 (CONSTANT_P (X) && mips_legitimate_address_p (SImode, X, 0))
2282 #define LEGITIMATE_CONSTANT_P(X) (mips_const_insns (X) > 0)
2284 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
2286 if (mips_legitimize_address (&(X), MODE)) \
2291 /* A C statement or compound statement with a conditional `goto
2292 LABEL;' executed if memory address X (an RTX) can have different
2293 meanings depending on the machine mode of the memory reference it
2296 Autoincrement and autodecrement addresses typically have
2297 mode-dependent effects because the amount of the increment or
2298 decrement is the size of the operand being addressed. Some
2299 machines have other mode-dependent addresses. Many RISC machines
2300 have no mode-dependent addresses.
2302 You may assume that ADDR is a valid address for the machine. */
2304 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) {}
2306 /* This handles the magic '..CURRENT_FUNCTION' symbol, which means
2307 'the start of the function that this code is output in'. */
2309 #define ASM_OUTPUT_LABELREF(FILE,NAME) \
2310 if (strcmp (NAME, "..CURRENT_FUNCTION") == 0) \
2311 asm_fprintf ((FILE), "%U%s", \
2312 XSTR (XEXP (DECL_RTL (current_function_decl), 0), 0)); \
2314 asm_fprintf ((FILE), "%U%s", (NAME))
2316 /* Flag to mark a function decl symbol that requires a long call. */
2317 #define SYMBOL_FLAG_LONG_CALL (SYMBOL_FLAG_MACH_DEP << 0)
2318 #define SYMBOL_REF_LONG_CALL_P(X) \
2319 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_LONG_CALL) != 0)
2321 /* True if we're generating a form of MIPS16 code in which jump tables
2322 are stored in the text section and encoded as 16-bit PC-relative
2323 offsets. This is only possible when general text loads are allowed,
2324 since the table access itself will be an "lh" instruction. */
2325 /* ??? 16-bit offsets can overflow in large functions. */
2326 #define TARGET_MIPS16_SHORT_JUMP_TABLES TARGET_MIPS16_TEXT_LOADS
2328 #define JUMP_TABLES_IN_TEXT_SECTION TARGET_MIPS16_SHORT_JUMP_TABLES
2330 #define CASE_VECTOR_MODE (TARGET_MIPS16_SHORT_JUMP_TABLES ? HImode : ptr_mode)
2332 #define CASE_VECTOR_PC_RELATIVE TARGET_MIPS16_SHORT_JUMP_TABLES
2334 /* Define this as 1 if `char' should by default be signed; else as 0. */
2335 #ifndef DEFAULT_SIGNED_CHAR
2336 #define DEFAULT_SIGNED_CHAR 1
2339 /* Max number of bytes we can move from memory to memory
2340 in one reasonably fast instruction. */
2341 #define MOVE_MAX (TARGET_64BIT ? 8 : 4)
2342 #define MAX_MOVE_MAX 8
2344 /* Define this macro as a C expression which is nonzero if
2345 accessing less than a word of memory (i.e. a `char' or a
2346 `short') is no faster than accessing a word of memory, i.e., if
2347 such access require more than one instruction or if there is no
2348 difference in cost between byte and (aligned) word loads.
2350 On RISC machines, it tends to generate better code to define
2351 this as 1, since it avoids making a QI or HI mode register.
2353 But, generating word accesses for -mips16 is generally bad as shifts
2354 (often extended) would be needed for byte accesses. */
2355 #define SLOW_BYTE_ACCESS (!TARGET_MIPS16)
2357 /* Define this to be nonzero if shift instructions ignore all but the low-order
2359 #define SHIFT_COUNT_TRUNCATED 1
2361 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
2362 is done just by pretending it is already truncated. */
2363 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) \
2364 (TARGET_64BIT ? ((INPREC) <= 32 || (OUTPREC) > 32) : 1)
2367 /* Specify the machine mode that pointers have.
2368 After generation of rtl, the compiler makes no further distinction
2369 between pointers and any other objects of this machine mode. */
2372 #define Pmode (TARGET_64BIT && TARGET_LONG64 ? DImode : SImode)
2375 /* Give call MEMs SImode since it is the "most permissive" mode
2376 for both 32-bit and 64-bit targets. */
2378 #define FUNCTION_MODE SImode
2381 /* A C expression for the cost of moving data from a register in
2382 class FROM to one in class TO. The classes are expressed using
2383 the enumeration values such as `GENERAL_REGS'. A value of 2 is
2384 the default; other values are interpreted relative to that.
2386 It is not required that the cost always equal 2 when FROM is the
2387 same as TO; on some machines it is expensive to move between
2388 registers if they are not general registers.
2390 If reload sees an insn consisting of a single `set' between two
2391 hard registers, and if `REGISTER_MOVE_COST' applied to their
2392 classes returns a value of 2, reload does not check to ensure
2393 that the constraints of the insn are met. Setting a cost of
2394 other than 2 will allow reload to verify that the constraints are
2395 met. You should do this if the `movM' pattern's constraints do
2396 not allow such copying. */
2398 #define REGISTER_MOVE_COST(MODE, FROM, TO) \
2399 mips_register_move_cost (MODE, FROM, TO)
2401 #define MEMORY_MOVE_COST(MODE,CLASS,TO_P) \
2402 (mips_cost->memory_latency \
2403 + memory_move_secondary_cost ((MODE), (CLASS), (TO_P)))
2405 /* Define if copies to/from condition code registers should be avoided.
2407 This is needed for the MIPS because reload_outcc is not complete;
2408 it needs to handle cases where the source is a general or another
2409 condition code register. */
2410 #define AVOID_CCMODE_COPIES
2412 /* A C expression for the cost of a branch instruction. A value of
2413 1 is the default; other values are interpreted relative to that. */
2415 #define BRANCH_COST mips_branch_cost
2416 #define LOGICAL_OP_NON_SHORT_CIRCUIT 0
2418 /* If defined, modifies the length assigned to instruction INSN as a
2419 function of the context in which it is used. LENGTH is an lvalue
2420 that contains the initially computed length of the insn and should
2421 be updated with the correct length of the insn. */
2422 #define ADJUST_INSN_LENGTH(INSN, LENGTH) \
2423 ((LENGTH) = mips_adjust_insn_length ((INSN), (LENGTH)))
2425 /* Return the asm template for a non-MIPS16 conditional branch instruction.
2426 OPCODE is the opcode's mnemonic and OPERANDS is the asm template for
2428 #define MIPS_BRANCH(OPCODE, OPERANDS) \
2429 "%*" OPCODE "%?\t" OPERANDS "%/"
2431 /* Return the asm template for a call. INSN is the instruction's mnemonic
2432 ("j" or "jal"), OPERANDS are its operands, and OPNO is the operand number
2435 When generating GOT code without explicit relocation operators,
2436 all calls should use assembly macros. Otherwise, all indirect
2437 calls should use "jr" or "jalr"; we will arrange to restore $gp
2438 afterwards if necessary. Finally, we can only generate direct
2439 calls for -mabicalls by temporarily switching to non-PIC mode. */
2440 #define MIPS_CALL(INSN, OPERANDS, OPNO) \
2441 (TARGET_USE_GOT && !TARGET_EXPLICIT_RELOCS \
2442 ? "%*" INSN "\t%" #OPNO "%/" \
2443 : REG_P (OPERANDS[OPNO]) \
2444 ? "%*" INSN "r\t%" #OPNO "%/" \
2446 ? (".option\tpic0\n\t" \
2447 "%*" INSN "\t%" #OPNO "%/\n\t" \
2449 : "%*" INSN "\t%" #OPNO "%/")
2451 /* Control the assembler format that we output. */
2453 /* Output to assembler file text saying following lines
2454 may contain character constants, extra white space, comments, etc. */
2457 #define ASM_APP_ON " #APP\n"
2460 /* Output to assembler file text saying following lines
2461 no longer contain unusual constructs. */
2464 #define ASM_APP_OFF " #NO_APP\n"
2467 #define REGISTER_NAMES \
2468 { "$0", "$1", "$2", "$3", "$4", "$5", "$6", "$7", \
2469 "$8", "$9", "$10", "$11", "$12", "$13", "$14", "$15", \
2470 "$16", "$17", "$18", "$19", "$20", "$21", "$22", "$23", \
2471 "$24", "$25", "$26", "$27", "$28", "$sp", "$fp", "$31", \
2472 "$f0", "$f1", "$f2", "$f3", "$f4", "$f5", "$f6", "$f7", \
2473 "$f8", "$f9", "$f10", "$f11", "$f12", "$f13", "$f14", "$f15", \
2474 "$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23", \
2475 "$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "$f31", \
2476 "hi", "lo", "", "$fcc0","$fcc1","$fcc2","$fcc3","$fcc4", \
2477 "$fcc5","$fcc6","$fcc7","", "", "$arg", "$frame", "$fakec", \
2478 "$c0r0", "$c0r1", "$c0r2", "$c0r3", "$c0r4", "$c0r5", "$c0r6", "$c0r7", \
2479 "$c0r8", "$c0r9", "$c0r10","$c0r11","$c0r12","$c0r13","$c0r14","$c0r15", \
2480 "$c0r16","$c0r17","$c0r18","$c0r19","$c0r20","$c0r21","$c0r22","$c0r23", \
2481 "$c0r24","$c0r25","$c0r26","$c0r27","$c0r28","$c0r29","$c0r30","$c0r31", \
2482 "$c2r0", "$c2r1", "$c2r2", "$c2r3", "$c2r4", "$c2r5", "$c2r6", "$c2r7", \
2483 "$c2r8", "$c2r9", "$c2r10","$c2r11","$c2r12","$c2r13","$c2r14","$c2r15", \
2484 "$c2r16","$c2r17","$c2r18","$c2r19","$c2r20","$c2r21","$c2r22","$c2r23", \
2485 "$c2r24","$c2r25","$c2r26","$c2r27","$c2r28","$c2r29","$c2r30","$c2r31", \
2486 "$c3r0", "$c3r1", "$c3r2", "$c3r3", "$c3r4", "$c3r5", "$c3r6", "$c3r7", \
2487 "$c3r8", "$c3r9", "$c3r10","$c3r11","$c3r12","$c3r13","$c3r14","$c3r15", \
2488 "$c3r16","$c3r17","$c3r18","$c3r19","$c3r20","$c3r21","$c3r22","$c3r23", \
2489 "$c3r24","$c3r25","$c3r26","$c3r27","$c3r28","$c3r29","$c3r30","$c3r31", \
2490 "$ac1hi","$ac1lo","$ac2hi","$ac2lo","$ac3hi","$ac3lo","$dsp_po","$dsp_sc", \
2491 "$dsp_ca","$dsp_ou","$dsp_cc","$dsp_ef" }
2493 /* List the "software" names for each register. Also list the numerical
2494 names for $fp and $sp. */
2496 #define ADDITIONAL_REGISTER_NAMES \
2498 { "$29", 29 + GP_REG_FIRST }, \
2499 { "$30", 30 + GP_REG_FIRST }, \
2500 { "at", 1 + GP_REG_FIRST }, \
2501 { "v0", 2 + GP_REG_FIRST }, \
2502 { "v1", 3 + GP_REG_FIRST }, \
2503 { "a0", 4 + GP_REG_FIRST }, \
2504 { "a1", 5 + GP_REG_FIRST }, \
2505 { "a2", 6 + GP_REG_FIRST }, \
2506 { "a3", 7 + GP_REG_FIRST }, \
2507 { "t0", 8 + GP_REG_FIRST }, \
2508 { "t1", 9 + GP_REG_FIRST }, \
2509 { "t2", 10 + GP_REG_FIRST }, \
2510 { "t3", 11 + GP_REG_FIRST }, \
2511 { "t4", 12 + GP_REG_FIRST }, \
2512 { "t5", 13 + GP_REG_FIRST }, \
2513 { "t6", 14 + GP_REG_FIRST }, \
2514 { "t7", 15 + GP_REG_FIRST }, \
2515 { "s0", 16 + GP_REG_FIRST }, \
2516 { "s1", 17 + GP_REG_FIRST }, \
2517 { "s2", 18 + GP_REG_FIRST }, \
2518 { "s3", 19 + GP_REG_FIRST }, \
2519 { "s4", 20 + GP_REG_FIRST }, \
2520 { "s5", 21 + GP_REG_FIRST }, \
2521 { "s6", 22 + GP_REG_FIRST }, \
2522 { "s7", 23 + GP_REG_FIRST }, \
2523 { "t8", 24 + GP_REG_FIRST }, \
2524 { "t9", 25 + GP_REG_FIRST }, \
2525 { "k0", 26 + GP_REG_FIRST }, \
2526 { "k1", 27 + GP_REG_FIRST }, \
2527 { "gp", 28 + GP_REG_FIRST }, \
2528 { "sp", 29 + GP_REG_FIRST }, \
2529 { "fp", 30 + GP_REG_FIRST }, \
2530 { "ra", 31 + GP_REG_FIRST }, \
2531 ALL_COP_ADDITIONAL_REGISTER_NAMES \
2534 /* This is meant to be redefined in the host dependent files. It is a
2535 set of alternative names and regnums for mips coprocessors. */
2537 #define ALL_COP_ADDITIONAL_REGISTER_NAMES
2539 /* A C compound statement to output to stdio stream STREAM the
2540 assembler syntax for an instruction operand X. X is an RTL
2543 CODE is a value that can be used to specify one of several ways
2544 of printing the operand. It is used when identical operands
2545 must be printed differently depending on the context. CODE
2546 comes from the `%' specification that was used to request
2547 printing of the operand. If the specification was just `%DIGIT'
2548 then CODE is 0; if the specification was `%LTR DIGIT' then CODE
2549 is the ASCII code for LTR.
2551 If X is a register, this macro should print the register's name.
2552 The names can be found in an array `reg_names' whose type is
2553 `char *[]'. `reg_names' is initialized from `REGISTER_NAMES'.
2555 When the machine description has a specification `%PUNCT' (a `%'
2556 followed by a punctuation character), this macro is called with
2557 a null pointer for X and the punctuation character for CODE.
2559 See mips.c for the MIPS specific codes. */
2561 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2563 /* A C expression which evaluates to true if CODE is a valid
2564 punctuation character for use in the `PRINT_OPERAND' macro. If
2565 `PRINT_OPERAND_PUNCT_VALID_P' is not defined, it means that no
2566 punctuation characters (except for the standard one, `%') are
2567 used in this way. */
2569 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) mips_print_operand_punct[CODE]
2571 /* A C compound statement to output to stdio stream STREAM the
2572 assembler syntax for an instruction operand that is a memory
2573 reference whose address is ADDR. ADDR is an RTL expression. */
2575 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
2578 /* A C statement, to be executed after all slot-filler instructions
2579 have been output. If necessary, call `dbr_sequence_length' to
2580 determine the number of slots filled in a sequence (zero if not
2581 currently outputting a sequence), to decide how many no-ops to
2582 output, or whatever.
2584 Don't define this macro if it has nothing to do, but it is
2585 helpful in reading assembly output if the extent of the delay
2586 sequence is made explicit (e.g. with white space).
2588 Note that output routines for instructions with delay slots must
2589 be prepared to deal with not being output as part of a sequence
2590 (i.e. when the scheduling pass is not run, or when no slot
2591 fillers could be found.) The variable `final_sequence' is null
2592 when not processing a sequence, otherwise it contains the
2593 `sequence' rtx being output. */
2595 #define DBR_OUTPUT_SEQEND(STREAM) \
2598 if (set_nomacro > 0 && --set_nomacro == 0) \
2599 fputs ("\t.set\tmacro\n", STREAM); \
2601 if (set_noreorder > 0 && --set_noreorder == 0) \
2602 fputs ("\t.set\treorder\n", STREAM); \
2604 fputs ("\n", STREAM); \
2609 /* How to tell the debugger about changes of source files. */
2610 #define ASM_OUTPUT_SOURCE_FILENAME(STREAM, NAME) \
2611 mips_output_filename (STREAM, NAME)
2613 /* mips-tfile does not understand .stabd directives. */
2614 #define DBX_OUTPUT_SOURCE_LINE(STREAM, LINE, COUNTER) do { \
2615 dbxout_begin_stabn_sline (LINE); \
2616 dbxout_stab_value_internal_label ("LM", &COUNTER); \
2619 /* Use .loc directives for SDB line numbers. */
2620 #define SDB_OUTPUT_SOURCE_LINE(STREAM, LINE) \
2621 fprintf (STREAM, "\t.loc\t%d %d\n", num_source_filenames, LINE)
2623 /* The MIPS implementation uses some labels for its own purpose. The
2624 following lists what labels are created, and are all formed by the
2625 pattern $L[a-z].*. The machine independent portion of GCC creates
2626 labels matching: $L[A-Z][0-9]+ and $L[0-9]+.
2628 LM[0-9]+ Silicon Graphics/ECOFF stabs label before each stmt.
2629 $Lb[0-9]+ Begin blocks for MIPS debug support
2630 $Lc[0-9]+ Label for use in s<xx> operation.
2631 $Le[0-9]+ End blocks for MIPS debug support */
2633 #undef ASM_DECLARE_OBJECT_NAME
2634 #define ASM_DECLARE_OBJECT_NAME(STREAM, NAME, DECL) \
2635 mips_declare_object (STREAM, NAME, "", ":\n")
2637 /* Globalizing directive for a label. */
2638 #define GLOBAL_ASM_OP "\t.globl\t"
2640 /* This says how to define a global common symbol. */
2642 #define ASM_OUTPUT_ALIGNED_DECL_COMMON mips_output_aligned_decl_common
2644 /* This says how to define a local common symbol (i.e., not visible to
2647 #ifndef ASM_OUTPUT_ALIGNED_LOCAL
2648 #define ASM_OUTPUT_ALIGNED_LOCAL(STREAM, NAME, SIZE, ALIGN) \
2649 mips_declare_common_object (STREAM, NAME, "\n\t.lcomm\t", SIZE, ALIGN, false)
2652 /* This says how to output an external. It would be possible not to
2653 output anything and let undefined symbol become external. However
2654 the assembler uses length information on externals to allocate in
2655 data/sdata bss/sbss, thereby saving exec time. */
2657 #undef ASM_OUTPUT_EXTERNAL
2658 #define ASM_OUTPUT_EXTERNAL(STREAM,DECL,NAME) \
2659 mips_output_external(STREAM,DECL,NAME)
2661 /* This is how to declare a function name. The actual work of
2662 emitting the label is moved to function_prologue, so that we can
2663 get the line number correctly emitted before the .ent directive,
2664 and after any .file directives. Define as empty so that the function
2665 is not declared before the .ent directive elsewhere. */
2667 #undef ASM_DECLARE_FUNCTION_NAME
2668 #define ASM_DECLARE_FUNCTION_NAME(STREAM,NAME,DECL)
2670 #ifndef FUNCTION_NAME_ALREADY_DECLARED
2671 #define FUNCTION_NAME_ALREADY_DECLARED 0
2674 /* This is how to store into the string LABEL
2675 the symbol_ref name of an internal numbered label where
2676 PREFIX is the class of label and NUM is the number within the class.
2677 This is suitable for output with `assemble_name'. */
2679 #undef ASM_GENERATE_INTERNAL_LABEL
2680 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
2681 sprintf ((LABEL), "*%s%s%ld", (LOCAL_LABEL_PREFIX), (PREFIX), (long)(NUM))
2683 /* This is how to output an element of a case-vector that is absolute. */
2685 #define ASM_OUTPUT_ADDR_VEC_ELT(STREAM, VALUE) \
2686 fprintf (STREAM, "\t%s\t%sL%d\n", \
2687 ptr_mode == DImode ? ".dword" : ".word", \
2688 LOCAL_LABEL_PREFIX, \
2691 /* This is how to output an element of a case-vector. We can make the
2692 entries PC-relative in MIPS16 code and GP-relative when .gp(d)word
2695 #define ASM_OUTPUT_ADDR_DIFF_ELT(STREAM, BODY, VALUE, REL) \
2697 if (TARGET_MIPS16_SHORT_JUMP_TABLES) \
2698 fprintf (STREAM, "\t.half\t%sL%d-%sL%d\n", \
2699 LOCAL_LABEL_PREFIX, VALUE, LOCAL_LABEL_PREFIX, REL); \
2700 else if (TARGET_GPWORD) \
2701 fprintf (STREAM, "\t%s\t%sL%d\n", \
2702 ptr_mode == DImode ? ".gpdword" : ".gpword", \
2703 LOCAL_LABEL_PREFIX, VALUE); \
2704 else if (TARGET_RTP_PIC) \
2706 /* Make the entry relative to the start of the function. */ \
2707 rtx fnsym = XEXP (DECL_RTL (current_function_decl), 0); \
2708 fprintf (STREAM, "\t%s\t%sL%d-", \
2709 Pmode == DImode ? ".dword" : ".word", \
2710 LOCAL_LABEL_PREFIX, VALUE); \
2711 assemble_name (STREAM, XSTR (fnsym, 0)); \
2712 fprintf (STREAM, "\n"); \
2715 fprintf (STREAM, "\t%s\t%sL%d\n", \
2716 ptr_mode == DImode ? ".dword" : ".word", \
2717 LOCAL_LABEL_PREFIX, VALUE); \
2720 /* This is how to output an assembler line
2721 that says to advance the location counter
2722 to a multiple of 2**LOG bytes. */
2724 #define ASM_OUTPUT_ALIGN(STREAM,LOG) \
2725 fprintf (STREAM, "\t.align\t%d\n", (LOG))
2727 /* This is how to output an assembler line to advance the location
2728 counter by SIZE bytes. */
2730 #undef ASM_OUTPUT_SKIP
2731 #define ASM_OUTPUT_SKIP(STREAM,SIZE) \
2732 fprintf (STREAM, "\t.space\t"HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE))
2734 /* This is how to output a string. */
2735 #undef ASM_OUTPUT_ASCII
2736 #define ASM_OUTPUT_ASCII(STREAM, STRING, LEN) \
2737 mips_output_ascii (STREAM, STRING, LEN, "\t.ascii\t")
2739 /* Output #ident as a in the read-only data section. */
2740 #undef ASM_OUTPUT_IDENT
2741 #define ASM_OUTPUT_IDENT(FILE, STRING) \
2743 const char *p = STRING; \
2744 int size = strlen (p) + 1; \
2745 switch_to_section (readonly_data_section); \
2746 assemble_string (p, size); \
2749 /* Default to -G 8 */
2750 #ifndef MIPS_DEFAULT_GVALUE
2751 #define MIPS_DEFAULT_GVALUE 8
2754 /* Define the strings to put out for each section in the object file. */
2755 #define TEXT_SECTION_ASM_OP "\t.text" /* instructions */
2756 #define DATA_SECTION_ASM_OP "\t.data" /* large data */
2758 #undef READONLY_DATA_SECTION_ASM_OP
2759 #define READONLY_DATA_SECTION_ASM_OP "\t.rdata" /* read-only data */
2761 #define ASM_OUTPUT_REG_PUSH(STREAM,REGNO) \
2764 fprintf (STREAM, "\t%s\t%s,%s,-8\n\t%s\t%s,0(%s)\n", \
2765 TARGET_64BIT ? "daddiu" : "addiu", \
2766 reg_names[STACK_POINTER_REGNUM], \
2767 reg_names[STACK_POINTER_REGNUM], \
2768 TARGET_64BIT ? "sd" : "sw", \
2770 reg_names[STACK_POINTER_REGNUM]); \
2774 #define ASM_OUTPUT_REG_POP(STREAM,REGNO) \
2777 if (! set_noreorder) \
2778 fprintf (STREAM, "\t.set\tnoreorder\n"); \
2780 fprintf (STREAM, "\t%s\t%s,0(%s)\n\t%s\t%s,%s,8\n", \
2781 TARGET_64BIT ? "ld" : "lw", \
2783 reg_names[STACK_POINTER_REGNUM], \
2784 TARGET_64BIT ? "daddu" : "addu", \
2785 reg_names[STACK_POINTER_REGNUM], \
2786 reg_names[STACK_POINTER_REGNUM]); \
2788 if (! set_noreorder) \
2789 fprintf (STREAM, "\t.set\treorder\n"); \
2793 /* How to start an assembler comment.
2794 The leading space is important (the mips native assembler requires it). */
2795 #ifndef ASM_COMMENT_START
2796 #define ASM_COMMENT_START " #"
2799 /* Default definitions for size_t and ptrdiff_t. We must override the
2800 definitions from ../svr4.h on mips-*-linux-gnu. */
2803 #define SIZE_TYPE (POINTER_SIZE == 64 ? "long unsigned int" : "unsigned int")
2806 #define PTRDIFF_TYPE (POINTER_SIZE == 64 ? "long int" : "int")
2808 /* The base cost of a memcpy call, for MOVE_RATIO and friends. These
2809 values were determined experimentally by benchmarking with CSiBE.
2810 In theory, the call overhead is higher for TARGET_ABICALLS (especially
2811 for o32 where we have to restore $gp afterwards as well as make an
2812 indirect call), but in practice, bumping this up higher for
2813 TARGET_ABICALLS doesn't make much difference to code size. */
2815 #define MIPS_CALL_RATIO 8
2817 /* Define MOVE_RATIO to encourage use of movmemsi when enabled,
2818 since it should always generate code at least as good as
2819 move_by_pieces(). But when inline movmemsi pattern is disabled
2820 (i.e., with -mips16 or -mmemcpy), instead use a value approximating
2821 the length of a memcpy call sequence, so that move_by_pieces will
2822 generate inline code if it is shorter than a function call.
2823 Since move_by_pieces_ninsns() counts memory-to-memory moves, but
2824 we'll have to generate a load/store pair for each, halve the value of
2825 MIPS_CALL_RATIO to take that into account.
2826 The default value for MOVE_RATIO when HAVE_movmemsi is true is 2.
2827 There is no point to setting it to less than this to try to disable
2828 move_by_pieces entirely, because that also disables some desirable
2829 tree-level optimizations, specifically related to optimizing a
2830 one-byte string copy into a simple move byte operation. */
2832 #define MOVE_RATIO \
2833 ((TARGET_MIPS16 || TARGET_MEMCPY) ? MIPS_CALL_RATIO / 2 : 2)
2835 /* For CLEAR_RATIO, when optimizing for size, give a better estimate
2836 of the length of a memset call, but use the default otherwise. */
2838 #define CLEAR_RATIO \
2839 (optimize_size ? MIPS_CALL_RATIO : 15)
2841 /* This is similar to CLEAR_RATIO, but for a non-zero constant, so when
2842 optimizing for size adjust the ratio to account for the overhead of
2843 loading the constant and replicating it across the word. */
2846 (optimize_size ? MIPS_CALL_RATIO - 2 : 15)
2848 /* STORE_BY_PIECES_P can be used when copying a constant string, but
2849 in that case each word takes 3 insns (lui, ori, sw), or more in
2850 64-bit mode, instead of 2 (lw, sw). For now we always fail this
2851 and let the move_by_pieces code copy the string from read-only
2852 memory. In the future, this could be tuned further for multi-issue
2853 CPUs that can issue stores down one pipe and arithmetic instructions
2854 down another; in that case, the lui/ori/sw combination would be a
2855 win for long enough strings. */
2857 #define STORE_BY_PIECES_P(SIZE, ALIGN) 0
2860 /* Since the bits of the _init and _fini function is spread across
2861 many object files, each potentially with its own GP, we must assume
2862 we need to load our GP. We don't preserve $gp or $ra, since each
2863 init/fini chunk is supposed to initialize $gp, and crti/crtn
2864 already take care of preserving $ra and, when appropriate, $gp. */
2865 #if (defined _ABIO32 && _MIPS_SIM == _ABIO32)
2866 #define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2867 asm (SECTION_OP "\n\
2873 jal " USER_LABEL_PREFIX #FUNC "\n\
2874 " TEXT_SECTION_ASM_OP);
2875 #endif /* Switch to #elif when we're no longer limited by K&R C. */
2876 #if (defined _ABIN32 && _MIPS_SIM == _ABIN32) \
2877 || (defined _ABI64 && _MIPS_SIM == _ABI64)
2878 #define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2879 asm (SECTION_OP "\n\
2884 .cpsetup $31, $2, 1b\n\
2885 jal " USER_LABEL_PREFIX #FUNC "\n\
2886 " TEXT_SECTION_ASM_OP);
2891 #define HAVE_AS_TLS 0
2894 /* Return an asm string that atomically:
2896 - Compares memory reference %1 to register %2 and, if they are
2897 equal, changes %1 to %3.
2899 - Sets register %0 to the old value of memory reference %1.
2901 SUFFIX is the suffix that should be added to "ll" and "sc" instructions
2902 and OP is the instruction that should be used to load %3 into a
2904 #define MIPS_COMPARE_AND_SWAP(SUFFIX, OP) \
2906 "1:\tll" SUFFIX "\t%0,%1\n" \
2907 "\tbne\t%0,%z2,2f\n" \
2908 "\t" OP "\t%@,%3\n" \
2909 "\tsc" SUFFIX "\t%@,%1\n" \
2910 "\tbeq\t%@,%.,1b\n" \
2914 /* Return an asm string that atomically:
2916 - Sets memory reference %0 to %0 INSN %1.
2918 SUFFIX is the suffix that should be added to "ll" and "sc"
2920 #define MIPS_SYNC_OP(SUFFIX, INSN) \
2922 "1:\tll" SUFFIX "\t%@,%0\n" \
2923 "\t" INSN "\t%@,%@,%1\n" \
2924 "\tsc" SUFFIX "\t%@,%0\n" \
2925 "\tbeq\t%@,%.,1b\n" \
2929 /* Return an asm string that atomically:
2931 - Sets memory reference %1 to %1 INSN %2.
2933 - Sets register %0 to the old value of memory reference %1.
2935 SUFFIX is the suffix that should be added to "ll" and "sc"
2937 #define MIPS_SYNC_OLD_OP(SUFFIX, INSN) \
2939 "1:\tll" SUFFIX "\t%0,%1\n" \
2940 "\t" INSN "\t%@,%0,%2\n" \
2941 "\tsc" SUFFIX "\t%@,%1\n" \
2942 "\tbeq\t%@,%.,1b\n" \
2946 /* Return an asm string that atomically:
2948 - Sets memory reference %1 to %1 INSN %2.
2950 - Sets register %0 to the new value of memory reference %1.
2952 SUFFIX is the suffix that should be added to "ll" and "sc"
2954 #define MIPS_SYNC_NEW_OP(SUFFIX, INSN) \
2956 "1:\tll" SUFFIX "\t%0,%1\n" \
2957 "\t" INSN "\t%@,%0,%2\n" \
2958 "\tsc" SUFFIX "\t%@,%1\n" \
2959 "\tbeq\t%@,%.,1b\n" \
2960 "\t" INSN "\t%0,%0,%2\n" \
2963 /* Return an asm string that atomically:
2965 - Sets memory reference %0 to ~%0 AND %1.
2967 SUFFIX is the suffix that should be added to "ll" and "sc"
2968 instructions. INSN is the and instruction needed to and a register
2970 #define MIPS_SYNC_NAND(SUFFIX, INSN) \
2972 "1:\tll" SUFFIX "\t%@,%0\n" \
2973 "\tnor\t%@,%@,%.\n" \
2974 "\t" INSN "\t%@,%@,%1\n" \
2975 "\tsc" SUFFIX "\t%@,%0\n" \
2976 "\tbeq\t%@,%.,1b\n" \
2980 /* Return an asm string that atomically:
2982 - Sets memory reference %1 to ~%1 AND %2.
2984 - Sets register %0 to the old value of memory reference %1.
2986 SUFFIX is the suffix that should be added to "ll" and "sc"
2987 instructions. INSN is the and instruction needed to and a register
2989 #define MIPS_SYNC_OLD_NAND(SUFFIX, INSN) \
2991 "1:\tll" SUFFIX "\t%0,%1\n" \
2992 "\tnor\t%@,%0,%.\n" \
2993 "\t" INSN "\t%@,%@,%2\n" \
2994 "\tsc" SUFFIX "\t%@,%1\n" \
2995 "\tbeq\t%@,%.,1b\n" \
2999 /* Return an asm string that atomically:
3001 - Sets memory reference %1 to ~%1 AND %2.
3003 - Sets register %0 to the new value of memory reference %1.
3005 SUFFIX is the suffix that should be added to "ll" and "sc"
3006 instructions. INSN is the and instruction needed to and a register
3008 #define MIPS_SYNC_NEW_NAND(SUFFIX, INSN) \
3010 "1:\tll" SUFFIX "\t%0,%1\n" \
3011 "\tnor\t%0,%0,%.\n" \
3012 "\t" INSN "\t%@,%0,%2\n" \
3013 "\tsc" SUFFIX "\t%@,%1\n" \
3014 "\tbeq\t%@,%.,1b\n" \
3015 "\t" INSN "\t%0,%0,%2\n" \
3018 /* Return an asm string that atomically:
3020 - Sets memory reference %1 to %2.
3022 - Sets register %0 to the old value of memory reference %1.
3024 SUFFIX is the suffix that should be added to "ll" and "sc"
3025 instructions. OP is the and instruction that should be used to
3026 load %2 into a register. */
3027 #define MIPS_SYNC_EXCHANGE(SUFFIX, OP) \
3029 "1:\tll" SUFFIX "\t%0,%1\n" \
3030 "\t" OP "\t%@,%2\n" \
3031 "\tsc" SUFFIX "\t%@,%1\n" \
3032 "\tbeq\t%@,%.,1b\n" \
3036 #ifndef USED_FOR_TARGET
3037 extern const enum reg_class mips_regno_to_class[];
3038 extern char mips_hard_regno_mode_ok[][FIRST_PSEUDO_REGISTER];
3039 extern char mips_print_operand_punct[256]; /* print_operand punctuation chars */
3040 extern const char *current_function_file; /* filename current function is in */
3041 extern int num_source_filenames; /* current .file # */
3042 extern int mips_section_threshold; /* # bytes of data/sdata cutoff */
3043 extern int sym_lineno; /* sgi next label # for each stmt */
3044 extern int set_noreorder; /* # of nested .set noreorder's */
3045 extern int set_nomacro; /* # of nested .set nomacro's */
3046 extern int set_noat; /* # of nested .set noat's */
3047 extern int mips_branch_likely; /* emit 'l' after br (branch likely) */
3048 extern int mips_dbx_regno[];
3049 extern int mips_dwarf_regno[];
3050 extern bool mips_split_p[];
3051 extern GTY(()) rtx cmp_operands[2];
3052 extern enum processor_type mips_arch; /* which cpu to codegen for */
3053 extern enum processor_type mips_tune; /* which cpu to schedule for */
3054 extern int mips_isa; /* architectural level */
3055 extern int mips_abi; /* which ABI to use */
3056 extern const struct mips_cpu_info mips_cpu_info_table[];
3057 extern const struct mips_cpu_info *mips_arch_info;
3058 extern const struct mips_cpu_info *mips_tune_info;
3059 extern const struct mips_rtx_cost_data *mips_cost;
3060 extern enum mips_code_readable_setting mips_code_readable;