1 /* Definitions of target machine for GNU compiler for IA-32.
2 Copyright (C) 1988, 1992, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002 Free Software Foundation, Inc.
5 This file is part of GNU CC.
7 GNU CC is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
12 GNU CC is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with GNU CC; see the file COPYING. If not, write to
19 the Free Software Foundation, 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
22 /* The purpose of this file is to define the characteristics of the i386,
23 independent of assembler syntax or operating system.
25 Three other files build on this one to describe a specific assembler syntax:
26 bsd386.h, att386.h, and sun386.h.
28 The actual tm.h file for a particular system should include
29 this file, and then the file for the appropriate assembler syntax.
31 Many macros that specify assembler syntax are omitted entirely from
32 this file because they really belong in the files for particular
33 assemblers. These include RP, IP, LPREFIX, PUT_OP_SIZE, USE_STAR,
34 ADDR_BEG, ADDR_END, PRINT_IREG, PRINT_SCALE, PRINT_B_I_S, and many
35 that start with ASM_ or end in ASM_OP. */
37 /* Stubs for half-pic support if not OSF/1 reference platform. */
40 #define HALF_PIC_P() 0
41 #define HALF_PIC_NUMBER_PTRS 0
42 #define HALF_PIC_NUMBER_REFS 0
43 #define HALF_PIC_ENCODE(DECL)
44 #define HALF_PIC_DECLARE(NAME)
45 #define HALF_PIC_INIT() error ("half-pic init called on systems that don't support it")
46 #define HALF_PIC_ADDRESS_P(X) 0
47 #define HALF_PIC_PTR(X) (X)
48 #define HALF_PIC_FINISH(STREAM)
51 /* Define the specific costs for a given cpu */
53 struct processor_costs {
54 const int add; /* cost of an add instruction */
55 const int lea; /* cost of a lea instruction */
56 const int shift_var; /* variable shift costs */
57 const int shift_const; /* constant shift costs */
58 const int mult_init; /* cost of starting a multiply */
59 const int mult_bit; /* cost of multiply per each bit set */
60 const int divide; /* cost of a divide/mod */
61 int movsx; /* The cost of movsx operation. */
62 int movzx; /* The cost of movzx operation. */
63 const int large_insn; /* insns larger than this cost more */
64 const int move_ratio; /* The threshold of number of scalar
65 memory-to-memory move insns. */
66 const int movzbl_load; /* cost of loading using movzbl */
67 const int int_load[3]; /* cost of loading integer registers
68 in QImode, HImode and SImode relative
69 to reg-reg move (2). */
70 const int int_store[3]; /* cost of storing integer register
71 in QImode, HImode and SImode */
72 const int fp_move; /* cost of reg,reg fld/fst */
73 const int fp_load[3]; /* cost of loading FP register
74 in SFmode, DFmode and XFmode */
75 const int fp_store[3]; /* cost of storing FP register
76 in SFmode, DFmode and XFmode */
77 const int mmx_move; /* cost of moving MMX register. */
78 const int mmx_load[2]; /* cost of loading MMX register
79 in SImode and DImode */
80 const int mmx_store[2]; /* cost of storing MMX register
81 in SImode and DImode */
82 const int sse_move; /* cost of moving SSE register. */
83 const int sse_load[3]; /* cost of loading SSE register
84 in SImode, DImode and TImode*/
85 const int sse_store[3]; /* cost of storing SSE register
86 in SImode, DImode and TImode*/
87 const int mmxsse_to_integer; /* cost of moving mmxsse register to
88 integer and vice versa. */
89 const int prefetch_block; /* bytes moved to cache for prefetch. */
90 const int simultaneous_prefetches; /* number of parallel prefetch
94 extern const struct processor_costs *ix86_cost;
96 /* Run-time compilation parameters selecting different hardware subsets. */
98 extern int target_flags;
100 /* Macros used in the machine description to test the flags. */
102 /* configure can arrange to make this 2, to force a 486. */
104 #ifndef TARGET_CPU_DEFAULT
105 #define TARGET_CPU_DEFAULT 0
108 /* Masks for the -m switches */
109 #define MASK_80387 0x00000001 /* Hardware floating point */
110 #define MASK_RTD 0x00000002 /* Use ret that pops args */
111 #define MASK_ALIGN_DOUBLE 0x00000004 /* align doubles to 2 word boundary */
112 #define MASK_SVR3_SHLIB 0x00000008 /* Uninit locals into bss */
113 #define MASK_IEEE_FP 0x00000010 /* IEEE fp comparisons */
114 #define MASK_FLOAT_RETURNS 0x00000020 /* Return float in st(0) */
115 #define MASK_NO_FANCY_MATH_387 0x00000040 /* Disable sin, cos, sqrt */
116 #define MASK_OMIT_LEAF_FRAME_POINTER 0x080 /* omit leaf frame pointers */
117 #define MASK_STACK_PROBE 0x00000100 /* Enable stack probing */
118 #define MASK_NO_ALIGN_STROPS 0x00000200 /* Enable aligning of string ops. */
119 #define MASK_INLINE_ALL_STROPS 0x00000400 /* Inline stringops in all cases */
120 #define MASK_NO_PUSH_ARGS 0x00000800 /* Use push instructions */
121 #define MASK_ACCUMULATE_OUTGOING_ARGS 0x00001000/* Accumulate outgoing args */
122 #define MASK_ACCUMULATE_OUTGOING_ARGS_SET 0x00002000
123 #define MASK_MMX 0x00004000 /* Support MMX regs/builtins */
124 #define MASK_MMX_SET 0x00008000
125 #define MASK_SSE 0x00010000 /* Support SSE regs/builtins */
126 #define MASK_SSE_SET 0x00020000
127 #define MASK_SSE2 0x00040000 /* Support SSE2 regs/builtins */
128 #define MASK_SSE2_SET 0x00080000
129 #define MASK_3DNOW 0x00100000 /* Support 3Dnow builtins */
130 #define MASK_3DNOW_SET 0x00200000
131 #define MASK_3DNOW_A 0x00400000 /* Support Athlon 3Dnow builtins */
132 #define MASK_3DNOW_A_SET 0x00800000
133 #define MASK_128BIT_LONG_DOUBLE 0x01000000 /* long double size is 128bit */
134 #define MASK_64BIT 0x02000000 /* Produce 64bit code */
135 /* ... overlap with subtarget options starts by 0x04000000. */
136 #define MASK_NO_RED_ZONE 0x04000000 /* Do not use red zone */
138 /* Use the floating point instructions */
139 #define TARGET_80387 (target_flags & MASK_80387)
141 /* Compile using ret insn that pops args.
142 This will not work unless you use prototypes at least
143 for all functions that can take varying numbers of args. */
144 #define TARGET_RTD (target_flags & MASK_RTD)
146 /* Align doubles to a two word boundary. This breaks compatibility with
147 the published ABI's for structures containing doubles, but produces
148 faster code on the pentium. */
149 #define TARGET_ALIGN_DOUBLE (target_flags & MASK_ALIGN_DOUBLE)
151 /* Use push instructions to save outgoing args. */
152 #define TARGET_PUSH_ARGS (!(target_flags & MASK_NO_PUSH_ARGS))
154 /* Accumulate stack adjustments to prologue/epilogue. */
155 #define TARGET_ACCUMULATE_OUTGOING_ARGS \
156 (target_flags & MASK_ACCUMULATE_OUTGOING_ARGS)
158 /* Put uninitialized locals into bss, not data.
159 Meaningful only on svr3. */
160 #define TARGET_SVR3_SHLIB (target_flags & MASK_SVR3_SHLIB)
162 /* Use IEEE floating point comparisons. These handle correctly the cases
163 where the result of a comparison is unordered. Normally SIGFPE is
164 generated in such cases, in which case this isn't needed. */
165 #define TARGET_IEEE_FP (target_flags & MASK_IEEE_FP)
167 /* Functions that return a floating point value may return that value
168 in the 387 FPU or in 386 integer registers. If set, this flag causes
169 the 387 to be used, which is compatible with most calling conventions. */
170 #define TARGET_FLOAT_RETURNS_IN_80387 (target_flags & MASK_FLOAT_RETURNS)
172 /* Long double is 128bit instead of 96bit, even when only 80bits are used.
173 This mode wastes cache, but avoid misaligned data accesses and simplifies
174 address calculations. */
175 #define TARGET_128BIT_LONG_DOUBLE (target_flags & MASK_128BIT_LONG_DOUBLE)
177 /* Disable generation of FP sin, cos and sqrt operations for 387.
178 This is because FreeBSD lacks these in the math-emulator-code */
179 #define TARGET_NO_FANCY_MATH_387 (target_flags & MASK_NO_FANCY_MATH_387)
181 /* Don't create frame pointers for leaf functions */
182 #define TARGET_OMIT_LEAF_FRAME_POINTER \
183 (target_flags & MASK_OMIT_LEAF_FRAME_POINTER)
185 /* Debug GO_IF_LEGITIMATE_ADDRESS */
186 #define TARGET_DEBUG_ADDR (ix86_debug_addr_string != 0)
188 /* Debug FUNCTION_ARG macros */
189 #define TARGET_DEBUG_ARG (ix86_debug_arg_string != 0)
191 /* 64bit Sledgehammer mode */
192 #ifdef TARGET_BI_ARCH
193 #define TARGET_64BIT (target_flags & MASK_64BIT)
195 #ifdef TARGET_64BIT_DEFAULT
196 #define TARGET_64BIT 1
198 #define TARGET_64BIT 0
202 #define TARGET_386 (ix86_cpu == PROCESSOR_I386)
203 #define TARGET_486 (ix86_cpu == PROCESSOR_I486)
204 #define TARGET_PENTIUM (ix86_cpu == PROCESSOR_PENTIUM)
205 #define TARGET_PENTIUMPRO (ix86_cpu == PROCESSOR_PENTIUMPRO)
206 #define TARGET_K6 (ix86_cpu == PROCESSOR_K6)
207 #define TARGET_ATHLON (ix86_cpu == PROCESSOR_ATHLON)
208 #define TARGET_PENTIUM4 (ix86_cpu == PROCESSOR_PENTIUM4)
210 #define CPUMASK (1 << ix86_cpu)
211 extern const int x86_use_leave, x86_push_memory, x86_zero_extend_with_and;
212 extern const int x86_use_bit_test, x86_cmove, x86_deep_branch;
213 extern const int x86_branch_hints, x86_unroll_strlen;
214 extern const int x86_double_with_add, x86_partial_reg_stall, x86_movx;
215 extern const int x86_use_loop, x86_use_fiop, x86_use_mov0;
216 extern const int x86_use_cltd, x86_read_modify_write;
217 extern const int x86_read_modify, x86_split_long_moves;
218 extern const int x86_promote_QImode, x86_single_stringop;
219 extern const int x86_himode_math, x86_qimode_math, x86_promote_qi_regs;
220 extern const int x86_promote_hi_regs, x86_integer_DFmode_moves;
221 extern const int x86_add_esp_4, x86_add_esp_8, x86_sub_esp_4, x86_sub_esp_8;
222 extern const int x86_partial_reg_dependency, x86_memory_mismatch_stall;
223 extern const int x86_accumulate_outgoing_args, x86_prologue_using_move;
224 extern const int x86_epilogue_using_move, x86_decompose_lea;
225 extern int x86_prefetch_sse;
227 #define TARGET_USE_LEAVE (x86_use_leave & CPUMASK)
228 #define TARGET_PUSH_MEMORY (x86_push_memory & CPUMASK)
229 #define TARGET_ZERO_EXTEND_WITH_AND (x86_zero_extend_with_and & CPUMASK)
230 #define TARGET_USE_BIT_TEST (x86_use_bit_test & CPUMASK)
231 #define TARGET_UNROLL_STRLEN (x86_unroll_strlen & CPUMASK)
232 /* For sane SSE instruction set generation we need fcomi instruction. It is
233 safe to enable all CMOVE instructions. */
234 #define TARGET_CMOVE ((x86_cmove & (1 << ix86_arch)) || TARGET_SSE)
235 #define TARGET_DEEP_BRANCH_PREDICTION (x86_deep_branch & CPUMASK)
236 #define TARGET_BRANCH_PREDICTION_HINTS (x86_branch_hints & CPUMASK)
237 #define TARGET_DOUBLE_WITH_ADD (x86_double_with_add & CPUMASK)
238 #define TARGET_USE_SAHF ((x86_use_sahf & CPUMASK) && !TARGET_64BIT)
239 #define TARGET_MOVX (x86_movx & CPUMASK)
240 #define TARGET_PARTIAL_REG_STALL (x86_partial_reg_stall & CPUMASK)
241 #define TARGET_USE_LOOP (x86_use_loop & CPUMASK)
242 #define TARGET_USE_FIOP (x86_use_fiop & CPUMASK)
243 #define TARGET_USE_MOV0 (x86_use_mov0 & CPUMASK)
244 #define TARGET_USE_CLTD (x86_use_cltd & CPUMASK)
245 #define TARGET_SPLIT_LONG_MOVES (x86_split_long_moves & CPUMASK)
246 #define TARGET_READ_MODIFY_WRITE (x86_read_modify_write & CPUMASK)
247 #define TARGET_READ_MODIFY (x86_read_modify & CPUMASK)
248 #define TARGET_PROMOTE_QImode (x86_promote_QImode & CPUMASK)
249 #define TARGET_SINGLE_STRINGOP (x86_single_stringop & CPUMASK)
250 #define TARGET_QIMODE_MATH (x86_qimode_math & CPUMASK)
251 #define TARGET_HIMODE_MATH (x86_himode_math & CPUMASK)
252 #define TARGET_PROMOTE_QI_REGS (x86_promote_qi_regs & CPUMASK)
253 #define TARGET_PROMOTE_HI_REGS (x86_promote_hi_regs & CPUMASK)
254 #define TARGET_ADD_ESP_4 (x86_add_esp_4 & CPUMASK)
255 #define TARGET_ADD_ESP_8 (x86_add_esp_8 & CPUMASK)
256 #define TARGET_SUB_ESP_4 (x86_sub_esp_4 & CPUMASK)
257 #define TARGET_SUB_ESP_8 (x86_sub_esp_8 & CPUMASK)
258 #define TARGET_INTEGER_DFMODE_MOVES (x86_integer_DFmode_moves & CPUMASK)
259 #define TARGET_PARTIAL_REG_DEPENDENCY (x86_partial_reg_dependency & CPUMASK)
260 #define TARGET_MEMORY_MISMATCH_STALL (x86_memory_mismatch_stall & CPUMASK)
261 #define TARGET_PROLOGUE_USING_MOVE (x86_prologue_using_move & CPUMASK)
262 #define TARGET_EPILOGUE_USING_MOVE (x86_epilogue_using_move & CPUMASK)
263 #define TARGET_DECOMPOSE_LEA (x86_decompose_lea & CPUMASK)
264 #define TARGET_PREFETCH_SSE (x86_prefetch_sse)
266 #define TARGET_STACK_PROBE (target_flags & MASK_STACK_PROBE)
268 #define TARGET_ALIGN_STRINGOPS (!(target_flags & MASK_NO_ALIGN_STROPS))
269 #define TARGET_INLINE_ALL_STRINGOPS (target_flags & MASK_INLINE_ALL_STROPS)
271 #define ASSEMBLER_DIALECT (ix86_asm_dialect)
273 #define TARGET_SSE ((target_flags & (MASK_SSE | MASK_SSE2)) != 0)
274 #define TARGET_SSE2 ((target_flags & MASK_SSE2) != 0)
275 #define TARGET_SSE_MATH ((ix86_fpmath & FPMATH_SSE) != 0)
276 #define TARGET_MIX_SSE_I387 ((ix86_fpmath & FPMATH_SSE) \
277 && (ix86_fpmath & FPMATH_387))
278 #define TARGET_MMX ((target_flags & MASK_MMX) != 0)
279 #define TARGET_3DNOW ((target_flags & MASK_3DNOW) != 0)
280 #define TARGET_3DNOW_A ((target_flags & MASK_3DNOW_A) != 0)
282 #define TARGET_RED_ZONE (!(target_flags & MASK_NO_RED_ZONE))
284 /* WARNING: Do not mark empty strings for translation, as calling
285 gettext on an empty string does NOT return an empty
289 #define TARGET_SWITCHES \
290 { { "80387", MASK_80387, N_("Use hardware fp") }, \
291 { "no-80387", -MASK_80387, N_("Do not use hardware fp") }, \
292 { "hard-float", MASK_80387, N_("Use hardware fp") }, \
293 { "soft-float", -MASK_80387, N_("Do not use hardware fp") }, \
294 { "no-soft-float", MASK_80387, N_("Use hardware fp") }, \
295 { "386", 0, "" /*Deprecated.*/}, \
296 { "486", 0, "" /*Deprecated.*/}, \
297 { "pentium", 0, "" /*Deprecated.*/}, \
298 { "pentiumpro", 0, "" /*Deprecated.*/}, \
299 { "intel-syntax", 0, "" /*Deprecated.*/}, \
300 { "no-intel-syntax", 0, "" /*Deprecated.*/}, \
302 N_("Alternate calling convention") }, \
303 { "no-rtd", -MASK_RTD, \
304 N_("Use normal calling convention") }, \
305 { "align-double", MASK_ALIGN_DOUBLE, \
306 N_("Align some doubles on dword boundary") }, \
307 { "no-align-double", -MASK_ALIGN_DOUBLE, \
308 N_("Align doubles on word boundary") }, \
309 { "svr3-shlib", MASK_SVR3_SHLIB, \
310 N_("Uninitialized locals in .bss") }, \
311 { "no-svr3-shlib", -MASK_SVR3_SHLIB, \
312 N_("Uninitialized locals in .data") }, \
313 { "ieee-fp", MASK_IEEE_FP, \
314 N_("Use IEEE math for fp comparisons") }, \
315 { "no-ieee-fp", -MASK_IEEE_FP, \
316 N_("Do not use IEEE math for fp comparisons") }, \
317 { "fp-ret-in-387", MASK_FLOAT_RETURNS, \
318 N_("Return values of functions in FPU registers") }, \
319 { "no-fp-ret-in-387", -MASK_FLOAT_RETURNS , \
320 N_("Do not return values of functions in FPU registers")}, \
321 { "no-fancy-math-387", MASK_NO_FANCY_MATH_387, \
322 N_("Do not generate sin, cos, sqrt for FPU") }, \
323 { "fancy-math-387", -MASK_NO_FANCY_MATH_387, \
324 N_("Generate sin, cos, sqrt for FPU")}, \
325 { "omit-leaf-frame-pointer", MASK_OMIT_LEAF_FRAME_POINTER, \
326 N_("Omit the frame pointer in leaf functions") }, \
327 { "no-omit-leaf-frame-pointer",-MASK_OMIT_LEAF_FRAME_POINTER, "" }, \
328 { "stack-arg-probe", MASK_STACK_PROBE, \
329 N_("Enable stack probing") }, \
330 { "no-stack-arg-probe", -MASK_STACK_PROBE, "" }, \
331 { "windows", 0, 0 /* undocumented */ }, \
332 { "dll", 0, 0 /* undocumented */ }, \
333 { "align-stringops", -MASK_NO_ALIGN_STROPS, \
334 N_("Align destination of the string operations") }, \
335 { "no-align-stringops", MASK_NO_ALIGN_STROPS, \
336 N_("Do not align destination of the string operations") }, \
337 { "inline-all-stringops", MASK_INLINE_ALL_STROPS, \
338 N_("Inline all known string operations") }, \
339 { "no-inline-all-stringops", -MASK_INLINE_ALL_STROPS, \
340 N_("Do not inline all known string operations") }, \
341 { "push-args", -MASK_NO_PUSH_ARGS, \
342 N_("Use push instructions to save outgoing arguments") }, \
343 { "no-push-args", MASK_NO_PUSH_ARGS, \
344 N_("Do not use push instructions to save outgoing arguments") }, \
345 { "accumulate-outgoing-args", (MASK_ACCUMULATE_OUTGOING_ARGS \
346 | MASK_ACCUMULATE_OUTGOING_ARGS_SET), \
347 N_("Use push instructions to save outgoing arguments") }, \
348 { "no-accumulate-outgoing-args",MASK_ACCUMULATE_OUTGOING_ARGS_SET, \
349 N_("Do not use push instructions to save outgoing arguments") }, \
350 { "mmx", MASK_MMX | MASK_MMX_SET, \
351 N_("Support MMX built-in functions") }, \
352 { "no-mmx", -MASK_MMX, \
353 N_("Do not support MMX built-in functions") }, \
354 { "no-mmx", MASK_MMX_SET, "" }, \
355 { "3dnow", MASK_3DNOW | MASK_3DNOW_SET, \
356 N_("Support 3DNow! built-in functions") }, \
357 { "no-3dnow", -MASK_3DNOW, "" }, \
358 { "no-3dnow", MASK_3DNOW_SET, \
359 N_("Do not support 3DNow! built-in functions") }, \
360 { "sse", MASK_SSE | MASK_SSE_SET, \
361 N_("Support MMX and SSE built-in functions and code generation") }, \
362 { "no-sse", -MASK_SSE, "" }, \
363 { "no-sse", MASK_SSE_SET, \
364 N_("Do not support MMX and SSE built-in functions and code generation") },\
365 { "sse2", MASK_SSE2 | MASK_SSE2_SET, \
366 N_("Support MMX, SSE and SSE2 built-in functions and code generation") }, \
367 { "no-sse2", -MASK_SSE2, "" }, \
368 { "no-sse2", MASK_SSE2_SET, \
369 N_("Do not support MMX, SSE and SSE2 built-in functions and code generation") }, \
370 { "128bit-long-double", MASK_128BIT_LONG_DOUBLE, \
371 N_("sizeof(long double) is 16") }, \
372 { "96bit-long-double", -MASK_128BIT_LONG_DOUBLE, \
373 N_("sizeof(long double) is 12") }, \
374 { "64", MASK_64BIT, \
375 N_("Generate 64bit x86-64 code") }, \
376 { "32", -MASK_64BIT, \
377 N_("Generate 32bit i386 code") }, \
378 { "red-zone", -MASK_NO_RED_ZONE, \
379 N_("Use red-zone in the x86-64 code") }, \
380 { "no-red-zone", MASK_NO_RED_ZONE, \
381 N_("Do not use red-zone in the x86-64 code") }, \
383 { "", TARGET_DEFAULT, 0 }}
385 #ifdef TARGET_64BIT_DEFAULT
386 #define TARGET_DEFAULT (MASK_64BIT | TARGET_SUBTARGET_DEFAULT)
388 #define TARGET_DEFAULT TARGET_SUBTARGET_DEFAULT
391 /* Which processor to schedule for. The cpu attribute defines a list that
392 mirrors this list, so changes to i386.md must be made at the same time. */
396 PROCESSOR_I386, /* 80386 */
397 PROCESSOR_I486, /* 80486DX, 80486SX, 80486DX[24] */
399 PROCESSOR_PENTIUMPRO,
411 extern enum processor_type ix86_cpu;
412 extern enum fpmath_unit ix86_fpmath;
414 extern int ix86_arch;
416 /* This macro is similar to `TARGET_SWITCHES' but defines names of
417 command options that have values. Its definition is an
418 initializer with a subgrouping for each command option.
420 Each subgrouping contains a string constant, that defines the
421 fixed part of the option name, and the address of a variable. The
422 variable, type `char *', is set to the variable part of the given
423 option if the fixed part matches. The actual option name is made
424 by appending `-m' to the specified name. */
425 #define TARGET_OPTIONS \
426 { { "cpu=", &ix86_cpu_string, \
427 N_("Schedule code for given CPU")}, \
428 { "fpmath=", &ix86_fpmath_string, \
429 N_("Generate floating point mathematics using given instruction set")},\
430 { "arch=", &ix86_arch_string, \
431 N_("Generate code for given CPU")}, \
432 { "regparm=", &ix86_regparm_string, \
433 N_("Number of registers used to pass integer arguments") }, \
434 { "align-loops=", &ix86_align_loops_string, \
435 N_("Loop code aligned to this power of 2") }, \
436 { "align-jumps=", &ix86_align_jumps_string, \
437 N_("Jump targets are aligned to this power of 2") }, \
438 { "align-functions=", &ix86_align_funcs_string, \
439 N_("Function starts are aligned to this power of 2") }, \
440 { "preferred-stack-boundary=", \
441 &ix86_preferred_stack_boundary_string, \
442 N_("Attempt to keep stack aligned to this power of 2") }, \
443 { "branch-cost=", &ix86_branch_cost_string, \
444 N_("Branches are this expensive (1-5, arbitrary units)") }, \
445 { "cmodel=", &ix86_cmodel_string, \
446 N_("Use given x86-64 code model") }, \
447 { "debug-arg", &ix86_debug_arg_string, \
448 "" /* Undocumented. */ }, \
449 { "debug-addr", &ix86_debug_addr_string, \
450 "" /* Undocumented. */ }, \
451 { "asm=", &ix86_asm_string, \
452 N_("Use given assembler dialect") }, \
456 /* Sometimes certain combinations of command options do not make
457 sense on a particular target machine. You can define a macro
458 `OVERRIDE_OPTIONS' to take account of this. This macro, if
459 defined, is executed once just after all the command options have
462 Don't use this macro to turn on various extra optimizations for
463 `-O'. That is what `OPTIMIZATION_OPTIONS' is for. */
465 #define OVERRIDE_OPTIONS override_options ()
467 /* These are meant to be redefined in the host dependent files */
468 #define SUBTARGET_SWITCHES
469 #define SUBTARGET_OPTIONS
471 /* Define this to change the optimizations performed by default. */
472 #define OPTIMIZATION_OPTIONS(LEVEL, SIZE) \
473 optimization_options ((LEVEL), (SIZE))
475 /* Specs for the compiler proper */
478 #define CC1_CPU_SPEC "\
481 %n`-m386' is deprecated. Use `-march=i386' or `-mcpu=i386' instead.\n} \
483 %n`-m486' is deprecated. Use `-march=i486' or `-mcpu=i486' instead.\n} \
484 %{mpentium:-mcpu=pentium \
485 %n`-mpentium' is deprecated. Use `-march=pentium' or `-mcpu=pentium' instead.\n} \
486 %{mpentiumpro:-mcpu=pentiumpro \
487 %n`-mpentiumpro' is deprecated. Use `-march=pentiumpro' or `-mcpu=pentiumpro' instead.\n}} \
488 %{mintel-syntax:-masm=intel \
489 %n`-mintel-syntax' is deprecated. Use `-masm=intel' instead.\n} \
490 %{mno-intel-syntax:-masm=att \
491 %n`-mno-intel-syntax' is deprecated. Use `-masm=att' instead.\n}"
494 #define TARGET_CPU_DEFAULT_i386 0
495 #define TARGET_CPU_DEFAULT_i486 1
496 #define TARGET_CPU_DEFAULT_pentium 2
497 #define TARGET_CPU_DEFAULT_pentium_mmx 3
498 #define TARGET_CPU_DEFAULT_pentiumpro 4
499 #define TARGET_CPU_DEFAULT_pentium2 5
500 #define TARGET_CPU_DEFAULT_pentium3 6
501 #define TARGET_CPU_DEFAULT_pentium4 7
502 #define TARGET_CPU_DEFAULT_k6 8
503 #define TARGET_CPU_DEFAULT_k6_2 9
504 #define TARGET_CPU_DEFAULT_k6_3 10
505 #define TARGET_CPU_DEFAULT_athlon 11
506 #define TARGET_CPU_DEFAULT_athlon_sse 12
508 #define TARGET_CPU_DEFAULT_NAMES {"i386", "i486", "pentium", "pentium-mmx",\
509 "pentiumpro", "pentium2", "pentium3", \
510 "pentium4", "k6", "k6-2", "k6-3",\
511 "athlon", "athlon-4"}
512 #ifndef CPP_CPU_DEFAULT_SPEC
513 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_i486
514 #define CPP_CPU_DEFAULT_SPEC "-D__tune_i486__"
516 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_pentium
517 #define CPP_CPU_DEFAULT_SPEC "-D__tune_i586__ -D__tune_pentium__"
519 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_pentium_mmx
520 #define CPP_CPU_DEFAULT_SPEC "-D__tune_i586__ -D__tune_pentium__ -D__tune_pentium_mmx__"
522 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_pentiumpro
523 #define CPP_CPU_DEFAULT_SPEC "-D__tune_i686__ -D__tune_pentiumpro__"
525 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_pentium2
526 #define CPP_CPU_DEFAULT_SPEC "-D__tune_i686__ -D__tune_pentiumpro__\
529 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_pentium3
530 #define CPP_CPU_DEFAULT_SPEC "-D__tune_i686__ -D__tune_pentiumpro__\
531 -D__tune_pentium2__ -D__tune_pentium3__"
533 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_pentium4
534 #define CPP_CPU_DEFAULT_SPEC "-D__tune_pentium4__"
536 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_k6
537 #define CPP_CPU_DEFAULT_SPEC "-D__tune_k6__"
539 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_k6_2
540 #define CPP_CPU_DEFAULT_SPEC "-D__tune_k6__ -D__tune_k6_2__"
542 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_k6_3
543 #define CPP_CPU_DEFAULT_SPEC "-D__tune_k6__ -D__tune_k6_3__"
545 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_athlon
546 #define CPP_CPU_DEFAULT_SPEC "-D__tune_athlon__"
548 #if TARGET_CPU_DEFAULT == TARGET_CPU_DEFAULT_athlon_sse
549 #define CPP_CPU_DEFAULT_SPEC "-D__tune_athlon__ -D__tune_athlon_sse__"
551 #ifndef CPP_CPU_DEFAULT_SPEC
552 #define CPP_CPU_DEFAULT_SPEC "-D__tune_i386__"
554 #endif /* CPP_CPU_DEFAULT_SPEC */
556 #ifdef TARGET_BI_ARCH
557 #define NO_BUILTIN_SIZE_TYPE
558 #define NO_BUILTIN_PTRDIFF_TYPE
561 #ifdef NO_BUILTIN_SIZE_TYPE
562 #define CPP_CPU32_SIZE_TYPE_SPEC \
563 " -D__SIZE_TYPE__=unsigned\\ int -D__PTRDIFF_TYPE__=int"
564 #define CPP_CPU64_SIZE_TYPE_SPEC \
565 " -D__SIZE_TYPE__=unsigned\\ long\\ int -D__PTRDIFF_TYPE__=long\\ int"
567 #define CPP_CPU32_SIZE_TYPE_SPEC ""
568 #define CPP_CPU64_SIZE_TYPE_SPEC ""
571 #define CPP_CPU32_SPEC \
572 "-Acpu=i386 -Amachine=i386 %{!ansi:%{!std=c*:%{!std=i*:-Di386}}} -D__i386 \
573 -D__i386__ %(cpp_cpu32sizet)"
575 #define CPP_CPU64_SPEC \
576 "-Acpu=x86_64 -Amachine=x86_64 -D__x86_64 -D__x86_64__ %(cpp_cpu64sizet)"
578 #define CPP_CPUCOMMON_SPEC "\
579 %{march=i386:%{!mcpu*:-D__tune_i386__ }}\
580 %{march=i486:-D__i486 -D__i486__ %{!mcpu*:-D__tune_i486__ }}\
581 %{march=pentium|march=i586:-D__i586 -D__i586__ -D__pentium -D__pentium__ \
582 %{!mcpu*:-D__tune_i586__ -D__tune_pentium__ }}\
583 %{march=pentium-mmx:-D__i586 -D__i586__ -D__pentium -D__pentium__ \
585 %{!mcpu*:-D__tune_i586__ -D__tune_pentium__ -D__tune_pentium_mmx__}}\
586 %{march=pentiumpro|march=i686:-D__i686 -D__i686__ \
587 -D__pentiumpro -D__pentiumpro__ \
588 %{!mcpu*:-D__tune_i686__ -D__tune_pentiumpro__ }}\
589 %{march=k6:-D__k6 -D__k6__ %{!mcpu*:-D__tune_k6__ }}\
590 %{march=k6-2:-D__k6 -D__k6__ -D__k6_2__ \
591 %{!mcpu*:-D__tune_k6__ -D__tune_k6_2__ }}\
592 %{march=k6-3:-D__k6 -D__k6__ -D__k6_3__ \
593 %{!mcpu*:-D__tune_k6__ -D__tune_k6_3__ }}\
594 %{march=athlon|march=athlon-tbird:-D__athlon -D__athlon__ \
595 %{!mcpu*:-D__tune_athlon__ }}\
596 %{march=athlon-4|march=athlon-xp|march=athlon-mp:-D__athlon -D__athlon__ \
598 %{!mcpu*:-D__tune_athlon__ -D__tune_athlon_sse__ }}\
599 %{march=pentium4:-D__pentium4 -D__pentium4__ %{!mcpu*:-D__tune_pentium4__ }}\
600 %{m386|mcpu=i386:-D__tune_i386__ }\
601 %{m486|mcpu=i486:-D__tune_i486__ }\
602 %{mpentium|mcpu=pentium|mcpu=i586|mcpu=pentium-mmx:-D__tune_i586__ -D__tune_pentium__ }\
603 %{mpentiumpro|mcpu=pentiumpro|mcpu=i686|cpu=pentium2|cpu=pentium3:-D__tune_i686__ \
604 -D__tune_pentiumpro__ }\
605 %{mcpu=k6|mcpu=k6-2|mcpu=k6-3:-D__tune_k6__ }\
606 %{mcpu=athlon|mcpu=athlon-tbird|mcpu=athlon-4|mcpu=athlon-xp|mcpu=athlon-mp:\
608 %{mcpu=athlon-4|mcpu=athlon-xp|mcpu=athlon-mp:\
609 -D__tune_athlon_sse__ }\
610 %{mcpu=pentium4:-D__tune_pentium4__ }\
611 %{march=athlon-tbird|march=athlon-xp|march=athlon-mp|march=pentium3|march=pentium4:\
613 %{march=pentium-mmx|march=k6|march=k6-2|march=k6-3\
614 |march=athlon|march=athlon-tbird|march=athlon-4|march=athlon-xp\
615 |march=athlon-mp|march=pentium2|march=pentium3|march=pentium4: -D__MMX__ }\
616 %{march=k6-2|march=k6-3\
617 |march=athlon|march=athlon-tbird|march=athlon-4|march=athlon-xp\
618 |march=athlon-mp: -D__3dNOW__ }\
619 %{march=athlon|march=athlon-tbird|march=athlon-4|march=athlon-xp\
620 |march=athlon-mp: -D__3dNOW_A__ }\
621 %{march=pentium4: -D__SSE2__ }\
622 %{!march*:%{!mcpu*:%{!m386:%{!m486:%{!mpentium*:%(cpp_cpu_default)}}}}}"
625 #ifdef TARGET_BI_ARCH
626 #ifdef TARGET_64BIT_DEFAULT
627 #define CPP_CPU_SPEC "%{m32:%(cpp_cpu32)}%{!m32:%(cpp_cpu64)} %(cpp_cpucommon)"
629 #define CPP_CPU_SPEC "%{m64:%(cpp_cpu64)}%{!m64:%(cpp_cpu32)} %(cpp_cpucommon)"
632 #ifdef TARGET_64BIT_DEFAULT
633 #define CPP_CPU_SPEC "%(cpp_cpu64) %(cpp_cpucommon)"
635 #define CPP_CPU_SPEC "%(cpp_cpu32) %(cpp_cpucommon)"
641 #define CC1_SPEC "%(cc1_cpu) "
644 /* This macro defines names of additional specifications to put in the
645 specs that can be used in various specifications like CC1_SPEC. Its
646 definition is an initializer with a subgrouping for each command option.
648 Each subgrouping contains a string constant, that defines the
649 specification name, and a string constant that used by the GNU CC driver
652 Do not define this macro if it does not need to do anything. */
654 #ifndef SUBTARGET_EXTRA_SPECS
655 #define SUBTARGET_EXTRA_SPECS
658 #define EXTRA_SPECS \
659 { "cpp_cpu_default", CPP_CPU_DEFAULT_SPEC }, \
660 { "cpp_cpu", CPP_CPU_SPEC }, \
661 { "cpp_cpu32", CPP_CPU32_SPEC }, \
662 { "cpp_cpu64", CPP_CPU64_SPEC }, \
663 { "cpp_cpu32sizet", CPP_CPU32_SIZE_TYPE_SPEC }, \
664 { "cpp_cpu64sizet", CPP_CPU64_SIZE_TYPE_SPEC }, \
665 { "cpp_cpucommon", CPP_CPUCOMMON_SPEC }, \
666 { "cc1_cpu", CC1_CPU_SPEC }, \
667 SUBTARGET_EXTRA_SPECS
669 /* target machine storage layout */
671 /* Define for XFmode or TFmode extended real floating point support.
672 The XFmode is specified by i386 ABI, while TFmode may be faster
673 due to alignment and simplifications in the address calculations.
675 #define LONG_DOUBLE_TYPE_SIZE (TARGET_128BIT_LONG_DOUBLE ? 128 : 96)
676 #define MAX_LONG_DOUBLE_TYPE_SIZE 128
678 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
680 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 96
682 /* Tell real.c that this is the 80-bit Intel extended float format
683 packaged in a 128-bit or 96bit entity. */
684 #define INTEL_EXTENDED_IEEE_FORMAT 1
687 #define SHORT_TYPE_SIZE 16
688 #define INT_TYPE_SIZE 32
689 #define FLOAT_TYPE_SIZE 32
690 #define LONG_TYPE_SIZE BITS_PER_WORD
691 #define MAX_WCHAR_TYPE_SIZE 32
692 #define DOUBLE_TYPE_SIZE 64
693 #define LONG_LONG_TYPE_SIZE 64
695 #if defined (TARGET_BI_ARCH) || defined (TARGET_64BIT_DEFAULT)
696 #define MAX_BITS_PER_WORD 64
697 #define MAX_LONG_TYPE_SIZE 64
699 #define MAX_BITS_PER_WORD 32
700 #define MAX_LONG_TYPE_SIZE 32
703 /* Define this if most significant byte of a word is the lowest numbered. */
704 /* That is true on the 80386. */
706 #define BITS_BIG_ENDIAN 0
708 /* Define this if most significant byte of a word is the lowest numbered. */
709 /* That is not true on the 80386. */
710 #define BYTES_BIG_ENDIAN 0
712 /* Define this if most significant word of a multiword number is the lowest
714 /* Not true for 80386 */
715 #define WORDS_BIG_ENDIAN 0
717 /* Width of a word, in units (bytes). */
718 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
719 #define MIN_UNITS_PER_WORD 4
721 /* Width in bits of a pointer.
722 See also the macro `Pmode' defined below. */
723 #define POINTER_SIZE BITS_PER_WORD
725 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
726 #define PARM_BOUNDARY BITS_PER_WORD
728 /* Boundary (in *bits*) on which stack pointer should be aligned. */
729 #define STACK_BOUNDARY BITS_PER_WORD
731 /* Boundary (in *bits*) on which the stack pointer preferrs to be
732 aligned; the compiler cannot rely on having this alignment. */
733 #define PREFERRED_STACK_BOUNDARY ix86_preferred_stack_boundary
735 /* As of July 2001, many runtimes to not align the stack properly when
736 entering main. This causes expand_main_function to forcably align
737 the stack, which results in aligned frames for functions called from
738 main, though it does nothing for the alignment of main itself. */
739 #define FORCE_PREFERRED_STACK_BOUNDARY_IN_MAIN \
740 (ix86_preferred_stack_boundary > STACK_BOUNDARY && !TARGET_64BIT)
742 /* Allocation boundary for the code of a function. */
743 #define FUNCTION_BOUNDARY 16
745 /* Alignment of field after `int : 0' in a structure. */
747 #define EMPTY_FIELD_BOUNDARY BITS_PER_WORD
749 /* Minimum size in bits of the largest boundary to which any
750 and all fundamental data types supported by the hardware
751 might need to be aligned. No data type wants to be aligned
754 Pentium+ preferrs DFmode values to be aligned to 64 bit boundary
755 and Pentium Pro XFmode values at 128 bit boundaries. */
757 #define BIGGEST_ALIGNMENT 128
759 /* Decide whether a variable of mode MODE must be 128 bit aligned. */
760 #define ALIGN_MODE_128(MODE) \
761 ((MODE) == XFmode || (MODE) == TFmode || ((MODE) == TImode) \
762 || (MODE) == V4SFmode || (MODE) == V4SImode)
764 /* The published ABIs say that doubles should be aligned on word
765 boundaries, so lower the aligment for structure fields unless
766 -malign-double is set. */
767 /* BIGGEST_FIELD_ALIGNMENT is also used in libobjc, where it must be
768 constant. Use the smaller value in that context. */
769 #ifndef IN_TARGET_LIBS
770 #define BIGGEST_FIELD_ALIGNMENT (TARGET_64BIT ? 128 : (TARGET_ALIGN_DOUBLE ? 64 : 32))
772 #define BIGGEST_FIELD_ALIGNMENT 32
775 /* If defined, a C expression to compute the alignment given to a
776 constant that is being placed in memory. EXP is the constant
777 and ALIGN is the alignment that the object would ordinarily have.
778 The value of this macro is used instead of that alignment to align
781 If this macro is not defined, then ALIGN is used.
783 The typical use of this macro is to increase alignment for string
784 constants to be word aligned so that `strcpy' calls that copy
785 constants can be done inline. */
787 #define CONSTANT_ALIGNMENT(EXP, ALIGN) ix86_constant_alignment ((EXP), (ALIGN))
789 /* If defined, a C expression to compute the alignment for a static
790 variable. TYPE is the data type, and ALIGN is the alignment that
791 the object would ordinarily have. The value of this macro is used
792 instead of that alignment to align the object.
794 If this macro is not defined, then ALIGN is used.
796 One use of this macro is to increase alignment of medium-size
797 data to make it all fit in fewer cache lines. Another is to
798 cause character arrays to be word-aligned so that `strcpy' calls
799 that copy constants to character arrays can be done inline. */
801 #define DATA_ALIGNMENT(TYPE, ALIGN) ix86_data_alignment ((TYPE), (ALIGN))
803 /* If defined, a C expression to compute the alignment for a local
804 variable. TYPE is the data type, and ALIGN is the alignment that
805 the object would ordinarily have. The value of this macro is used
806 instead of that alignment to align the object.
808 If this macro is not defined, then ALIGN is used.
810 One use of this macro is to increase alignment of medium-size
811 data to make it all fit in fewer cache lines. */
813 #define LOCAL_ALIGNMENT(TYPE, ALIGN) ix86_local_alignment ((TYPE), (ALIGN))
815 /* If defined, a C expression that gives the alignment boundary, in
816 bits, of an argument with the specified mode and type. If it is
817 not defined, `PARM_BOUNDARY' is used for all arguments. */
819 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
820 ix86_function_arg_boundary ((MODE), (TYPE))
822 /* Set this non-zero if move instructions will actually fail to work
823 when given unaligned data. */
824 #define STRICT_ALIGNMENT 0
826 /* If bit field type is int, don't let it cross an int,
827 and give entire struct the alignment of an int. */
828 /* Required on the 386 since it doesn't have bitfield insns. */
829 #define PCC_BITFIELD_TYPE_MATTERS 1
831 /* Standard register usage. */
833 /* This processor has special stack-like registers. See reg-stack.c
837 #define IS_STACK_MODE(MODE) \
838 ((MODE) == DFmode || (MODE) == SFmode || (MODE) == XFmode \
841 /* Number of actual hardware registers.
842 The hardware registers are assigned numbers for the compiler
843 from 0 to just below FIRST_PSEUDO_REGISTER.
844 All registers that the compiler knows about must be given numbers,
845 even those that are not normally considered general registers.
847 In the 80386 we give the 8 general purpose registers the numbers 0-7.
848 We number the floating point registers 8-15.
849 Note that registers 0-7 can be accessed as a short or int,
850 while only 0-3 may be used with byte `mov' instructions.
852 Reg 16 does not correspond to any hardware register, but instead
853 appears in the RTL as an argument pointer prior to reload, and is
854 eliminated during reloading in favor of either the stack or frame
857 #define FIRST_PSEUDO_REGISTER 53
859 /* Number of hardware registers that go into the DWARF-2 unwind info.
860 If not defined, equals FIRST_PSEUDO_REGISTER. */
862 #define DWARF_FRAME_REGISTERS 17
864 /* 1 for registers that have pervasive standard uses
865 and are not available for the register allocator.
866 On the 80386, the stack pointer is such, as is the arg pointer.
868 The value is an mask - bit 1 is set for fixed registers
869 for 32bit target, while 2 is set for fixed registers for 64bit.
870 Proper value is computed in the CONDITIONAL_REGISTER_USAGE.
872 #define FIXED_REGISTERS \
873 /*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
874 { 0, 0, 0, 0, 0, 0, 0, 3, 0, 0, 0, 0, 0, 0, 0, 0, \
875 /*arg,flags,fpsr,dir,frame*/ \
877 /*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
878 0, 0, 0, 0, 0, 0, 0, 0, \
879 /*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
880 0, 0, 0, 0, 0, 0, 0, 0, \
881 /* r8, r9, r10, r11, r12, r13, r14, r15*/ \
882 1, 1, 1, 1, 1, 1, 1, 1, \
883 /*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
884 1, 1, 1, 1, 1, 1, 1, 1}
887 /* 1 for registers not available across function calls.
888 These must include the FIXED_REGISTERS and also any
889 registers that can be used without being saved.
890 The latter must include the registers where values are returned
891 and the register where structure-value addresses are passed.
892 Aside from that, you can include as many other registers as you like.
894 The value is an mask - bit 1 is set for call used
895 for 32bit target, while 2 is set for call used for 64bit.
896 Proper value is computed in the CONDITIONAL_REGISTER_USAGE.
898 #define CALL_USED_REGISTERS \
899 /*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
900 { 3, 3, 3, 0, 2, 2, 0, 3, 3, 3, 3, 3, 3, 3, 3, 3, \
901 /*arg,flags,fpsr,dir,frame*/ \
903 /*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
904 3, 3, 3, 3, 3, 3, 3, 3, \
905 /*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
906 3, 3, 3, 3, 3, 3, 3, 3, \
907 /* r8, r9, r10, r11, r12, r13, r14, r15*/ \
908 3, 3, 3, 3, 1, 1, 1, 1, \
909 /*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
910 3, 3, 3, 3, 3, 3, 3, 3} \
912 /* Order in which to allocate registers. Each register must be
913 listed once, even those in FIXED_REGISTERS. List frame pointer
914 late and fixed registers last. Note that, in general, we prefer
915 registers listed in CALL_USED_REGISTERS, keeping the others
916 available for storage of persistent values.
918 The ORDER_REGS_FOR_LOCAL_ALLOC actually overwrite the order,
919 so this is just empty initializer for array. */
921 #define REG_ALLOC_ORDER \
922 { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,\
923 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, \
924 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
927 /* ORDER_REGS_FOR_LOCAL_ALLOC is a macro which permits reg_alloc_order
928 to be rearranged based on a particular function. When using sse math,
929 we want to allocase SSE before x87 registers and vice vera. */
931 #define ORDER_REGS_FOR_LOCAL_ALLOC x86_order_regs_for_local_alloc ()
934 /* Macro to conditionally modify fixed_regs/call_used_regs. */
935 #define CONDITIONAL_REGISTER_USAGE \
938 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
940 fixed_regs[i] = (fixed_regs[i] & (TARGET_64BIT ? 2 : 1)) != 0; \
941 call_used_regs[i] = (call_used_regs[i] \
942 & (TARGET_64BIT ? 2 : 1)) != 0; \
944 if (flag_pic && PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
946 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
947 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
952 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
953 if (TEST_HARD_REG_BIT (reg_class_contents[(int)MMX_REGS], i)) \
954 fixed_regs[i] = call_used_regs[i] = 1; \
959 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
960 if (TEST_HARD_REG_BIT (reg_class_contents[(int)SSE_REGS], i)) \
961 fixed_regs[i] = call_used_regs[i] = 1; \
963 if (! TARGET_80387 && ! TARGET_FLOAT_RETURNS_IN_80387) \
967 COPY_HARD_REG_SET (x, reg_class_contents[(int)FLOAT_REGS]); \
968 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
969 if (TEST_HARD_REG_BIT (x, i)) \
970 fixed_regs[i] = call_used_regs[i] = 1; \
974 /* Return number of consecutive hard regs needed starting at reg REGNO
975 to hold something of mode MODE.
976 This is ordinarily the length in words of a value of mode MODE
977 but can be less for certain modes in special long registers.
979 Actually there are no two word move instructions for consecutive
980 registers. And only registers 0-3 may have mov byte instructions
984 #define HARD_REGNO_NREGS(REGNO, MODE) \
985 (FP_REGNO_P (REGNO) || SSE_REGNO_P (REGNO) || MMX_REGNO_P (REGNO) \
986 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
987 : ((MODE) == TFmode \
988 ? (TARGET_64BIT ? 2 : 3) \
990 ? (TARGET_64BIT ? 4 : 6) \
991 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)))
993 #define VALID_SSE_REG_MODE(MODE) \
994 ((MODE) == TImode || (MODE) == V4SFmode || (MODE) == V4SImode \
995 || (MODE) == SFmode \
996 || (TARGET_SSE2 && ((MODE) == DFmode || VALID_MMX_REG_MODE (MODE))))
998 #define VALID_MMX_REG_MODE_3DNOW(MODE) \
999 ((MODE) == V2SFmode || (MODE) == SFmode)
1001 #define VALID_MMX_REG_MODE(MODE) \
1002 ((MODE) == DImode || (MODE) == V8QImode || (MODE) == V4HImode \
1003 || (MODE) == V2SImode || (MODE) == SImode)
1005 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1006 (VALID_SSE_REG_MODE (MODE) && TARGET_SSE ? 1 \
1007 : VALID_MMX_REG_MODE (MODE) && TARGET_MMX ? 1 \
1008 : VALID_MMX_REG_MODE_3DNOW (MODE) && TARGET_3DNOW ? 1 : 0)
1010 #define VALID_FP_MODE_P(MODE) \
1011 ((MODE) == SFmode || (MODE) == DFmode || (MODE) == TFmode \
1012 || (!TARGET_64BIT && (MODE) == XFmode) \
1013 || (MODE) == SCmode || (MODE) == DCmode || (MODE) == TCmode \
1014 || (!TARGET_64BIT && (MODE) == XCmode))
1016 #define VALID_INT_MODE_P(MODE) \
1017 ((MODE) == QImode || (MODE) == HImode || (MODE) == SImode \
1018 || (MODE) == DImode \
1019 || (MODE) == CQImode || (MODE) == CHImode || (MODE) == CSImode \
1020 || (MODE) == CDImode \
1021 || (TARGET_64BIT && ((MODE) == TImode || (MODE) == CTImode)))
1023 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE. */
1025 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1026 ix86_hard_regno_mode_ok ((REGNO), (MODE))
1028 /* Value is 1 if it is a good idea to tie two pseudo registers
1029 when one has mode MODE1 and one has mode MODE2.
1030 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1031 for any hard reg, then this must be 0 for correct output. */
1033 #define MODES_TIEABLE_P(MODE1, MODE2) \
1034 ((MODE1) == (MODE2) \
1035 || (((MODE1) == HImode || (MODE1) == SImode \
1036 || ((MODE1) == QImode \
1037 && (TARGET_64BIT || !TARGET_PARTIAL_REG_STALL)) \
1038 || ((MODE1) == DImode && TARGET_64BIT)) \
1039 && ((MODE2) == HImode || (MODE2) == SImode \
1040 || ((MODE1) == QImode \
1041 && (TARGET_64BIT || !TARGET_PARTIAL_REG_STALL)) \
1042 || ((MODE2) == DImode && TARGET_64BIT))))
1045 /* Specify the modes required to caller save a given hard regno.
1046 We do this on i386 to prevent flags from being saved at all.
1048 Kill any attempts to combine saving of modes. */
1050 #define HARD_REGNO_CALLER_SAVE_MODE(REGNO, NREGS, MODE) \
1051 (CC_REGNO_P (REGNO) ? VOIDmode \
1052 : (MODE) == VOIDmode && (NREGS) != 1 ? VOIDmode \
1053 : (MODE) == VOIDmode ? choose_hard_reg_mode ((REGNO), (NREGS)) \
1054 : (MODE) == HImode && !TARGET_PARTIAL_REG_STALL ? SImode \
1055 : (MODE) == QImode && (REGNO) >= 4 && !TARGET_64BIT ? SImode \
1057 /* Specify the registers used for certain standard purposes.
1058 The values of these macros are register numbers. */
1060 /* on the 386 the pc register is %eip, and is not usable as a general
1061 register. The ordinary mov instructions won't work */
1062 /* #define PC_REGNUM */
1064 /* Register to use for pushing function arguments. */
1065 #define STACK_POINTER_REGNUM 7
1067 /* Base register for access to local variables of the function. */
1068 #define HARD_FRAME_POINTER_REGNUM 6
1070 /* Base register for access to local variables of the function. */
1071 #define FRAME_POINTER_REGNUM 20
1073 /* First floating point reg */
1074 #define FIRST_FLOAT_REG 8
1076 /* First & last stack-like regs */
1077 #define FIRST_STACK_REG FIRST_FLOAT_REG
1078 #define LAST_STACK_REG (FIRST_FLOAT_REG + 7)
1080 #define FLAGS_REG 17
1082 #define DIRFLAG_REG 19
1084 #define FIRST_SSE_REG (FRAME_POINTER_REGNUM + 1)
1085 #define LAST_SSE_REG (FIRST_SSE_REG + 7)
1087 #define FIRST_MMX_REG (LAST_SSE_REG + 1)
1088 #define LAST_MMX_REG (FIRST_MMX_REG + 7)
1090 #define FIRST_REX_INT_REG (LAST_MMX_REG + 1)
1091 #define LAST_REX_INT_REG (FIRST_REX_INT_REG + 7)
1093 #define FIRST_REX_SSE_REG (LAST_REX_INT_REG + 1)
1094 #define LAST_REX_SSE_REG (FIRST_REX_SSE_REG + 7)
1096 /* Value should be nonzero if functions must have frame pointers.
1097 Zero means the frame pointer need not be set up (and parms
1098 may be accessed via the stack pointer) in functions that seem suitable.
1099 This is computed in `reload', in reload1.c. */
1100 #define FRAME_POINTER_REQUIRED ix86_frame_pointer_required ()
1102 /* Override this in other tm.h files to cope with various OS losage
1103 requiring a frame pointer. */
1104 #ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1105 #define SUBTARGET_FRAME_POINTER_REQUIRED 0
1108 /* Make sure we can access arbitrary call frames. */
1109 #define SETUP_FRAME_ADDRESSES() ix86_setup_frame_addresses ()
1111 /* Base register for access to arguments of the function. */
1112 #define ARG_POINTER_REGNUM 16
1114 /* Register in which static-chain is passed to a function.
1115 We do use ECX as static chain register for 32 bit ABI. On the
1116 64bit ABI, ECX is an argument register, so we use R10 instead. */
1117 #define STATIC_CHAIN_REGNUM (TARGET_64BIT ? FIRST_REX_INT_REG + 10 - 8 : 2)
1119 /* Register to hold the addressing base for position independent
1120 code access to data items.
1121 We don't use PIC pointer for 64bit mode. Define the regnum to
1122 dummy value to prevent gcc from pessimizing code dealing with EBX.
1124 #define PIC_OFFSET_TABLE_REGNUM (TARGET_64BIT ? INVALID_REGNUM : 3)
1126 /* Register in which address to store a structure value
1127 arrives in the function. On the 386, the prologue
1128 copies this from the stack to register %eax. */
1129 #define STRUCT_VALUE_INCOMING 0
1131 /* Place in which caller passes the structure value address.
1132 0 means push the value on the stack like an argument. */
1133 #define STRUCT_VALUE 0
1135 /* A C expression which can inhibit the returning of certain function
1136 values in registers, based on the type of value. A nonzero value
1137 says to return the function value in memory, just as large
1138 structures are always returned. Here TYPE will be a C expression
1139 of type `tree', representing the data type of the value.
1141 Note that values of mode `BLKmode' must be explicitly handled by
1142 this macro. Also, the option `-fpcc-struct-return' takes effect
1143 regardless of this macro. On most systems, it is possible to
1144 leave the macro undefined; this causes a default definition to be
1145 used, whose value is the constant 1 for `BLKmode' values, and 0
1148 Do not use this macro to indicate that structures and unions
1149 should always be returned in memory. You should instead use
1150 `DEFAULT_PCC_STRUCT_RETURN' to indicate this. */
1152 #define RETURN_IN_MEMORY(TYPE) \
1153 ix86_return_in_memory (TYPE)
1156 /* Define the classes of registers for register constraints in the
1157 machine description. Also define ranges of constants.
1159 One of the classes must always be named ALL_REGS and include all hard regs.
1160 If there is more than one class, another class must be named NO_REGS
1161 and contain no registers.
1163 The name GENERAL_REGS must be the name of a class (or an alias for
1164 another name such as ALL_REGS). This is the class of registers
1165 that is allowed by "g" or "r" in a register constraint.
1166 Also, registers outside this class are allocated only when
1167 instructions express preferences for them.
1169 The classes must be numbered in nondecreasing order; that is,
1170 a larger-numbered class must never be contained completely
1171 in a smaller-numbered class.
1173 For any two classes, it is very desirable that there be another
1174 class that represents their union.
1176 It might seem that class BREG is unnecessary, since no useful 386
1177 opcode needs reg %ebx. But some systems pass args to the OS in ebx,
1178 and the "b" register constraint is useful in asms for syscalls.
1180 The flags and fpsr registers are in no class. */
1185 AREG, DREG, CREG, BREG, SIREG, DIREG,
1186 AD_REGS, /* %eax/%edx for DImode */
1187 Q_REGS, /* %eax %ebx %ecx %edx */
1188 NON_Q_REGS, /* %esi %edi %ebp %esp */
1189 INDEX_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp */
1190 LEGACY_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp */
1191 GENERAL_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp %r8 - %r15*/
1192 FP_TOP_REG, FP_SECOND_REG, /* %st(0) %st(1) */
1202 ALL_REGS, LIM_REG_CLASSES
1205 #define N_REG_CLASSES ((int) LIM_REG_CLASSES)
1207 #define INTEGER_CLASS_P(CLASS) \
1208 reg_class_subset_p ((CLASS), GENERAL_REGS)
1209 #define FLOAT_CLASS_P(CLASS) \
1210 reg_class_subset_p ((CLASS), FLOAT_REGS)
1211 #define SSE_CLASS_P(CLASS) \
1212 reg_class_subset_p ((CLASS), SSE_REGS)
1213 #define MMX_CLASS_P(CLASS) \
1214 reg_class_subset_p ((CLASS), MMX_REGS)
1215 #define MAYBE_INTEGER_CLASS_P(CLASS) \
1216 reg_classes_intersect_p ((CLASS), GENERAL_REGS)
1217 #define MAYBE_FLOAT_CLASS_P(CLASS) \
1218 reg_classes_intersect_p ((CLASS), FLOAT_REGS)
1219 #define MAYBE_SSE_CLASS_P(CLASS) \
1220 reg_classes_intersect_p (SSE_REGS, (CLASS))
1221 #define MAYBE_MMX_CLASS_P(CLASS) \
1222 reg_classes_intersect_p (MMX_REGS, (CLASS))
1224 #define Q_CLASS_P(CLASS) \
1225 reg_class_subset_p ((CLASS), Q_REGS)
1227 /* Give names of register classes as strings for dump file. */
1229 #define REG_CLASS_NAMES \
1231 "AREG", "DREG", "CREG", "BREG", \
1234 "Q_REGS", "NON_Q_REGS", \
1238 "FP_TOP_REG", "FP_SECOND_REG", \
1242 "FP_TOP_SSE_REGS", \
1243 "FP_SECOND_SSE_REGS", \
1247 "FLOAT_INT_SSE_REGS", \
1250 /* Define which registers fit in which classes.
1251 This is an initializer for a vector of HARD_REG_SET
1252 of length N_REG_CLASSES. */
1254 #define REG_CLASS_CONTENTS \
1256 { 0x01, 0x0 }, { 0x02, 0x0 }, /* AREG, DREG */ \
1257 { 0x04, 0x0 }, { 0x08, 0x0 }, /* CREG, BREG */ \
1258 { 0x10, 0x0 }, { 0x20, 0x0 }, /* SIREG, DIREG */ \
1259 { 0x03, 0x0 }, /* AD_REGS */ \
1260 { 0x0f, 0x0 }, /* Q_REGS */ \
1261 { 0x1100f0, 0x1fe0 }, /* NON_Q_REGS */ \
1262 { 0x7f, 0x1fe0 }, /* INDEX_REGS */ \
1263 { 0x1100ff, 0x0 }, /* LEGACY_REGS */ \
1264 { 0x1100ff, 0x1fe0 }, /* GENERAL_REGS */ \
1265 { 0x100, 0x0 }, { 0x0200, 0x0 },/* FP_TOP_REG, FP_SECOND_REG */\
1266 { 0xff00, 0x0 }, /* FLOAT_REGS */ \
1267 { 0x1fe00000,0x1fe000 }, /* SSE_REGS */ \
1268 { 0xe0000000, 0x1f }, /* MMX_REGS */ \
1269 { 0x1fe00100,0x1fe000 }, /* FP_TOP_SSE_REG */ \
1270 { 0x1fe00200,0x1fe000 }, /* FP_SECOND_SSE_REG */ \
1271 { 0x1fe0ff00,0x1fe000 }, /* FLOAT_SSE_REGS */ \
1272 { 0x1ffff, 0x1fe0 }, /* FLOAT_INT_REGS */ \
1273 { 0x1fe100ff,0x1fffe0 }, /* INT_SSE_REGS */ \
1274 { 0x1fe1ffff,0x1fffe0 }, /* FLOAT_INT_SSE_REGS */ \
1275 { 0xffffffff,0x1fffff } \
1278 /* The same information, inverted:
1279 Return the class number of the smallest class containing
1280 reg number REGNO. This could be a conditional expression
1281 or could index an array. */
1283 #define REGNO_REG_CLASS(REGNO) (regclass_map[REGNO])
1285 /* When defined, the compiler allows registers explicitly used in the
1286 rtl to be used as spill registers but prevents the compiler from
1287 extending the lifetime of these registers. */
1289 #define SMALL_REGISTER_CLASSES 1
1291 #define QI_REG_P(X) \
1292 (REG_P (X) && REGNO (X) < 4)
1294 #define GENERAL_REGNO_P(N) \
1295 ((N) < 8 || REX_INT_REGNO_P (N))
1297 #define GENERAL_REG_P(X) \
1298 (REG_P (X) && GENERAL_REGNO_P (REGNO (X)))
1300 #define ANY_QI_REG_P(X) (TARGET_64BIT ? GENERAL_REG_P(X) : QI_REG_P (X))
1302 #define NON_QI_REG_P(X) \
1303 (REG_P (X) && REGNO (X) >= 4 && REGNO (X) < FIRST_PSEUDO_REGISTER)
1305 #define REX_INT_REGNO_P(N) ((N) >= FIRST_REX_INT_REG && (N) <= LAST_REX_INT_REG)
1306 #define REX_INT_REG_P(X) (REG_P (X) && REX_INT_REGNO_P (REGNO (X)))
1308 #define FP_REG_P(X) (REG_P (X) && FP_REGNO_P (REGNO (X)))
1309 #define FP_REGNO_P(N) ((N) >= FIRST_STACK_REG && (N) <= LAST_STACK_REG)
1310 #define ANY_FP_REG_P(X) (REG_P (X) && ANY_FP_REGNO_P (REGNO (X)))
1311 #define ANY_FP_REGNO_P(N) (FP_REGNO_P (N) || SSE_REGNO_P (N))
1313 #define SSE_REGNO_P(N) \
1314 (((N) >= FIRST_SSE_REG && (N) <= LAST_SSE_REG) \
1315 || ((N) >= FIRST_REX_SSE_REG && (N) <= LAST_REX_SSE_REG))
1317 #define SSE_REGNO(N) \
1318 ((N) < 8 ? FIRST_SSE_REG + (N) : FIRST_REX_SSE_REG + (N) - 8)
1319 #define SSE_REG_P(N) (REG_P (N) && SSE_REGNO_P (REGNO (N)))
1321 #define SSE_FLOAT_MODE_P(MODE) \
1322 ((TARGET_SSE_MATH && (MODE) == SFmode) || (TARGET_SSE2 && (MODE) == DFmode))
1324 #define MMX_REGNO_P(N) ((N) >= FIRST_MMX_REG && (N) <= LAST_MMX_REG)
1325 #define MMX_REG_P(XOP) (REG_P (XOP) && MMX_REGNO_P (REGNO (XOP)))
1327 #define STACK_REG_P(XOP) \
1329 REGNO (XOP) >= FIRST_STACK_REG && \
1330 REGNO (XOP) <= LAST_STACK_REG)
1332 #define NON_STACK_REG_P(XOP) (REG_P (XOP) && ! STACK_REG_P (XOP))
1334 #define STACK_TOP_P(XOP) (REG_P (XOP) && REGNO (XOP) == FIRST_STACK_REG)
1336 #define CC_REG_P(X) (REG_P (X) && CC_REGNO_P (REGNO (X)))
1337 #define CC_REGNO_P(X) ((X) == FLAGS_REG || (X) == FPSR_REG)
1339 /* Indicate whether hard register numbered REG_NO should be converted
1341 #define CONVERT_HARD_REGISTER_TO_SSA_P(REG_NO) \
1342 ((REG_NO) == FLAGS_REG || (REG_NO) == ARG_POINTER_REGNUM)
1344 /* The class value for index registers, and the one for base regs. */
1346 #define INDEX_REG_CLASS INDEX_REGS
1347 #define BASE_REG_CLASS GENERAL_REGS
1349 /* Get reg_class from a letter such as appears in the machine description. */
1351 #define REG_CLASS_FROM_LETTER(C) \
1352 ((C) == 'r' ? GENERAL_REGS : \
1353 (C) == 'R' ? LEGACY_REGS : \
1354 (C) == 'q' ? TARGET_64BIT ? GENERAL_REGS : Q_REGS : \
1355 (C) == 'Q' ? Q_REGS : \
1356 (C) == 'f' ? (TARGET_80387 || TARGET_FLOAT_RETURNS_IN_80387 \
1359 (C) == 't' ? (TARGET_80387 || TARGET_FLOAT_RETURNS_IN_80387 \
1362 (C) == 'u' ? (TARGET_80387 || TARGET_FLOAT_RETURNS_IN_80387 \
1365 (C) == 'a' ? AREG : \
1366 (C) == 'b' ? BREG : \
1367 (C) == 'c' ? CREG : \
1368 (C) == 'd' ? DREG : \
1369 (C) == 'x' ? TARGET_SSE ? SSE_REGS : NO_REGS : \
1370 (C) == 'Y' ? TARGET_SSE2? SSE_REGS : NO_REGS : \
1371 (C) == 'y' ? TARGET_MMX ? MMX_REGS : NO_REGS : \
1372 (C) == 'A' ? AD_REGS : \
1373 (C) == 'D' ? DIREG : \
1374 (C) == 'S' ? SIREG : NO_REGS)
1376 /* The letters I, J, K, L and M in a register constraint string
1377 can be used to stand for particular ranges of immediate operands.
1378 This macro defines what the ranges are.
1379 C is the letter, and VALUE is a constant value.
1380 Return 1 if VALUE is in the range specified by C.
1382 I is for non-DImode shifts.
1383 J is for DImode shifts.
1384 K is for signed imm8 operands.
1385 L is for andsi as zero-extending move.
1386 M is for shifts that can be executed by the "lea" opcode.
1387 N is for immedaite operands for out/in instructions (0-255)
1390 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1391 ((C) == 'I' ? (VALUE) >= 0 && (VALUE) <= 31 \
1392 : (C) == 'J' ? (VALUE) >= 0 && (VALUE) <= 63 \
1393 : (C) == 'K' ? (VALUE) >= -128 && (VALUE) <= 127 \
1394 : (C) == 'L' ? (VALUE) == 0xff || (VALUE) == 0xffff \
1395 : (C) == 'M' ? (VALUE) >= 0 && (VALUE) <= 3 \
1396 : (C) == 'N' ? (VALUE) >= 0 && (VALUE) <= 255 \
1399 /* Similar, but for floating constants, and defining letters G and H.
1400 Here VALUE is the CONST_DOUBLE rtx itself. We allow constants even if
1401 TARGET_387 isn't set, because the stack register converter may need to
1402 load 0.0 into the function value register. */
1404 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
1405 ((C) == 'G' ? standard_80387_constant_p (VALUE) \
1406 : ((C) == 'H' ? standard_sse_constant_p (VALUE) : 0))
1408 /* A C expression that defines the optional machine-dependent
1409 constraint letters that can be used to segregate specific types of
1410 operands, usually memory references, for the target machine. Any
1411 letter that is not elsewhere defined and not matched by
1412 `REG_CLASS_FROM_LETTER' may be used. Normally this macro will not
1415 If it is required for a particular target machine, it should
1416 return 1 if VALUE corresponds to the operand type represented by
1417 the constraint letter C. If C is not defined as an extra
1418 constraint, the value returned should be 0 regardless of VALUE. */
1420 #define EXTRA_CONSTRAINT(VALUE, C) \
1421 ((C) == 'e' ? x86_64_sign_extended_value (VALUE) \
1422 : (C) == 'Z' ? x86_64_zero_extended_value (VALUE) \
1425 /* Place additional restrictions on the register class to use when it
1426 is necessary to be able to hold a value of mode MODE in a reload
1427 register for which class CLASS would ordinarily be used. */
1429 #define LIMIT_RELOAD_CLASS(MODE, CLASS) \
1430 ((MODE) == QImode && !TARGET_64BIT \
1431 && ((CLASS) == ALL_REGS || (CLASS) == GENERAL_REGS \
1432 || (CLASS) == LEGACY_REGS || (CLASS) == INDEX_REGS) \
1435 /* Given an rtx X being reloaded into a reg required to be
1436 in class CLASS, return the class of reg to actually use.
1437 In general this is just CLASS; but on some machines
1438 in some cases it is preferable to use a more restrictive class.
1439 On the 80386 series, we prevent floating constants from being
1440 reloaded into floating registers (since no move-insn can do that)
1441 and we ensure that QImodes aren't reloaded into the esi or edi reg. */
1443 /* Put float CONST_DOUBLE in the constant pool instead of fp regs.
1444 QImode must go into class Q_REGS.
1445 Narrow ALL_REGS to GENERAL_REGS. This supports allowing movsf and
1446 movdf to do mem-to-mem moves through integer regs. */
1448 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1449 ix86_preferred_reload_class ((X), (CLASS))
1451 /* If we are copying between general and FP registers, we need a memory
1452 location. The same is true for SSE and MMX registers. */
1453 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
1454 ix86_secondary_memory_needed ((CLASS1), (CLASS2), (MODE), 1)
1456 /* QImode spills from non-QI registers need a scratch. This does not
1457 happen often -- the only example so far requires an uninitialized
1460 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, OUT) \
1461 (((CLASS) == GENERAL_REGS || (CLASS) == LEGACY_REGS \
1462 || (CLASS) == INDEX_REGS) && !TARGET_64BIT && (MODE) == QImode \
1465 /* Return the maximum number of consecutive registers
1466 needed to represent mode MODE in a register of class CLASS. */
1467 /* On the 80386, this is the size of MODE in words,
1468 except in the FP regs, where a single reg is always enough.
1469 The TFmodes are really just 80bit values, so we use only 3 registers
1470 to hold them, instead of 4, as the size would suggest.
1472 #define CLASS_MAX_NREGS(CLASS, MODE) \
1473 (!MAYBE_INTEGER_CLASS_P (CLASS) \
1474 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
1475 : ((GET_MODE_SIZE ((MODE) == TFmode ? XFmode : (MODE)) \
1476 + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1478 /* A C expression whose value is nonzero if pseudos that have been
1479 assigned to registers of class CLASS would likely be spilled
1480 because registers of CLASS are needed for spill registers.
1482 The default value of this macro returns 1 if CLASS has exactly one
1483 register and zero otherwise. On most machines, this default
1484 should be used. Only define this macro to some other expression
1485 if pseudo allocated by `local-alloc.c' end up in memory because
1486 their hard registers were needed for spill registers. If this
1487 macro returns nonzero for those classes, those pseudos will only
1488 be allocated by `global.c', which knows how to reallocate the
1489 pseudo to another register. If there would not be another
1490 register available for reallocation, you should not change the
1491 definition of this macro since the only effect of such a
1492 definition would be to slow down register allocation. */
1494 #define CLASS_LIKELY_SPILLED_P(CLASS) \
1495 (((CLASS) == AREG) \
1496 || ((CLASS) == DREG) \
1497 || ((CLASS) == CREG) \
1498 || ((CLASS) == BREG) \
1499 || ((CLASS) == AD_REGS) \
1500 || ((CLASS) == SIREG) \
1501 || ((CLASS) == DIREG))
1503 /* A C statement that adds to CLOBBERS any hard regs the port wishes
1504 to automatically clobber for all asms.
1506 We do this in the new i386 backend to maintain source compatibility
1507 with the old cc0-based compiler. */
1509 #define MD_ASM_CLOBBERS(CLOBBERS) \
1511 (CLOBBERS) = tree_cons (NULL_TREE, build_string (5, "flags"), \
1513 (CLOBBERS) = tree_cons (NULL_TREE, build_string (4, "fpsr"), \
1515 (CLOBBERS) = tree_cons (NULL_TREE, build_string (7, "dirflag"), \
1519 /* Stack layout; function entry, exit and calling. */
1521 /* Define this if pushing a word on the stack
1522 makes the stack pointer a smaller address. */
1523 #define STACK_GROWS_DOWNWARD
1525 /* Define this if the nominal address of the stack frame
1526 is at the high-address end of the local variables;
1527 that is, each additional local variable allocated
1528 goes at a more negative offset in the frame. */
1529 #define FRAME_GROWS_DOWNWARD
1531 /* Offset within stack frame to start allocating local variables at.
1532 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1533 first local allocated. Otherwise, it is the offset to the BEGINNING
1534 of the first local allocated. */
1535 #define STARTING_FRAME_OFFSET 0
1537 /* If we generate an insn to push BYTES bytes,
1538 this says how many the stack pointer really advances by.
1539 On 386 pushw decrements by exactly 2 no matter what the position was.
1540 On the 386 there is no pushb; we use pushw instead, and this
1541 has the effect of rounding up to 2.
1543 For 64bit ABI we round up to 8 bytes.
1546 #define PUSH_ROUNDING(BYTES) \
1548 ? (((BYTES) + 7) & (-8)) \
1549 : (((BYTES) + 1) & (-2)))
1551 /* If defined, the maximum amount of space required for outgoing arguments will
1552 be computed and placed into the variable
1553 `current_function_outgoing_args_size'. No space will be pushed onto the
1554 stack for each call; instead, the function prologue should increase the stack
1555 frame size by this amount. */
1557 #define ACCUMULATE_OUTGOING_ARGS TARGET_ACCUMULATE_OUTGOING_ARGS
1559 /* If defined, a C expression whose value is nonzero when we want to use PUSH
1560 instructions to pass outgoing arguments. */
1562 #define PUSH_ARGS (TARGET_PUSH_ARGS && !ACCUMULATE_OUTGOING_ARGS)
1564 /* Offset of first parameter from the argument pointer register value. */
1565 #define FIRST_PARM_OFFSET(FNDECL) 0
1567 /* Define this macro if functions should assume that stack space has been
1568 allocated for arguments even when their values are passed in registers.
1570 The value of this macro is the size, in bytes, of the area reserved for
1571 arguments passed in registers for the function represented by FNDECL.
1573 This space can be allocated by the caller, or be a part of the
1574 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE' says
1576 #define REG_PARM_STACK_SPACE(FNDECL) 0
1578 /* Define as a C expression that evaluates to nonzero if we do not know how
1579 to pass TYPE solely in registers. The file expr.h defines a
1580 definition that is usually appropriate, refer to expr.h for additional
1581 documentation. If `REG_PARM_STACK_SPACE' is defined, the argument will be
1582 computed in the stack and then loaded into a register. */
1583 #define MUST_PASS_IN_STACK(MODE, TYPE) \
1585 && (TREE_CODE (TYPE_SIZE (TYPE)) != INTEGER_CST \
1586 || TREE_ADDRESSABLE (TYPE) \
1587 || ((MODE) == TImode) \
1588 || ((MODE) == BLKmode \
1590 && TREE_CODE (TYPE_SIZE (TYPE)) == INTEGER_CST \
1591 && 0 == (int_size_in_bytes (TYPE) \
1592 % (PARM_BOUNDARY / BITS_PER_UNIT))) \
1593 && (FUNCTION_ARG_PADDING (MODE, TYPE) \
1594 == (BYTES_BIG_ENDIAN ? upward : downward)))))
1596 /* Value is the number of bytes of arguments automatically
1597 popped when returning from a subroutine call.
1598 FUNDECL is the declaration node of the function (as a tree),
1599 FUNTYPE is the data type of the function (as a tree),
1600 or for a library call it is an identifier node for the subroutine name.
1601 SIZE is the number of bytes of arguments passed on the stack.
1603 On the 80386, the RTD insn may be used to pop them if the number
1604 of args is fixed, but if the number is variable then the caller
1605 must pop them all. RTD can't be used for library calls now
1606 because the library is compiled with the Unix compiler.
1607 Use of RTD is a selectable option, since it is incompatible with
1608 standard Unix calling sequences. If the option is not selected,
1609 the caller must always pop the args.
1611 The attribute stdcall is equivalent to RTD on a per module basis. */
1613 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) \
1614 ix86_return_pops_args ((FUNDECL), (FUNTYPE), (SIZE))
1616 /* Define how to find the value returned by a function.
1617 VALTYPE is the data type of the value (as a tree).
1618 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1619 otherwise, FUNC is 0. */
1620 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1621 ix86_function_value (VALTYPE)
1623 #define FUNCTION_VALUE_REGNO_P(N) \
1624 ix86_function_value_regno_p (N)
1626 /* Define how to find the value returned by a library function
1627 assuming the value has mode MODE. */
1629 #define LIBCALL_VALUE(MODE) \
1630 ix86_libcall_value (MODE)
1632 /* Define the size of the result block used for communication between
1633 untyped_call and untyped_return. The block contains a DImode value
1634 followed by the block used by fnsave and frstor. */
1636 #define APPLY_RESULT_SIZE (8+108)
1638 /* 1 if N is a possible register number for function argument passing. */
1639 #define FUNCTION_ARG_REGNO_P(N) ix86_function_arg_regno_p (N)
1641 /* Define a data type for recording info about an argument list
1642 during the scan of that argument list. This data type should
1643 hold all necessary information about the function itself
1644 and about the args processed so far, enough to enable macros
1645 such as FUNCTION_ARG to determine where the next arg should go. */
1647 typedef struct ix86_args {
1648 int words; /* # words passed so far */
1649 int nregs; /* # registers available for passing */
1650 int regno; /* next available register number */
1651 int sse_words; /* # sse words passed so far */
1652 int sse_nregs; /* # sse registers available for passing */
1653 int sse_regno; /* next available sse register number */
1654 int maybe_vaarg; /* true for calls to possibly vardic fncts. */
1657 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1658 for a call to a function whose data type is FNTYPE.
1659 For a library call, FNTYPE is 0. */
1661 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT) \
1662 init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME))
1664 /* Update the data in CUM to advance over an argument
1665 of mode MODE and data type TYPE.
1666 (TYPE is null for libcalls where that information may not be available.) */
1668 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1669 function_arg_advance (&(CUM), (MODE), (TYPE), (NAMED))
1671 /* Define where to put the arguments to a function.
1672 Value is zero to push the argument on the stack,
1673 or a hard register in which to store the argument.
1675 MODE is the argument's machine mode.
1676 TYPE is the data type of the argument (as a tree).
1677 This is null for libcalls where that information may
1679 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1680 the preceding args and about the function being called.
1681 NAMED is nonzero if this argument is a named parameter
1682 (otherwise it is an extra parameter matching an ellipsis). */
1684 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1685 function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1687 /* For an arg passed partly in registers and partly in memory,
1688 this is the number of registers used.
1689 For args passed entirely in registers or entirely in memory, zero. */
1691 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) 0
1693 /* If PIC, we cannot make sibling calls to global functions
1694 because the PLT requires %ebx live.
1695 If we are returning floats on the register stack, we cannot make
1696 sibling calls to functions that return floats. (The stack adjust
1697 instruction will wind up after the sibcall jump, and not be executed.) */
1698 #define FUNCTION_OK_FOR_SIBCALL(DECL) \
1700 && (! flag_pic || ! TREE_PUBLIC (DECL)) \
1701 && (! TARGET_FLOAT_RETURNS_IN_80387 \
1702 || ! FLOAT_MODE_P (TYPE_MODE (TREE_TYPE (TREE_TYPE (DECL)))) \
1703 || FLOAT_MODE_P (TYPE_MODE (TREE_TYPE (TREE_TYPE (cfun->decl))))))
1705 /* Perform any needed actions needed for a function that is receiving a
1706 variable number of arguments.
1710 MODE and TYPE are the mode and type of the current parameter.
1712 PRETEND_SIZE is a variable that should be set to the amount of stack
1713 that must be pushed by the prolog to pretend that our caller pushed
1716 Normally, this macro will push all remaining incoming registers on the
1717 stack and set PRETEND_SIZE to the length of the registers pushed. */
1719 #define SETUP_INCOMING_VARARGS(CUM, MODE, TYPE, PRETEND_SIZE, NO_RTL) \
1720 ix86_setup_incoming_varargs (&(CUM), (MODE), (TYPE), &(PRETEND_SIZE), \
1723 /* Define the `__builtin_va_list' type for the ABI. */
1724 #define BUILD_VA_LIST_TYPE(VALIST) \
1725 ((VALIST) = ix86_build_va_list ())
1727 /* Implement `va_start' for varargs and stdarg. */
1728 #define EXPAND_BUILTIN_VA_START(STDARG, VALIST, NEXTARG) \
1729 ix86_va_start ((STDARG), (VALIST), (NEXTARG))
1731 /* Implement `va_arg'. */
1732 #define EXPAND_BUILTIN_VA_ARG(VALIST, TYPE) \
1733 ix86_va_arg ((VALIST), (TYPE))
1735 /* This macro is invoked at the end of compilation. It is used here to
1736 output code for -fpic that will load the return address into %ebx. */
1739 #define ASM_FILE_END(FILE) ix86_asm_file_end (FILE)
1741 /* Output assembler code to FILE to increment profiler label # LABELNO
1742 for profiling a function entry. */
1744 #define FUNCTION_PROFILER(FILE, LABELNO) \
1748 fprintf ((FILE), "\tleal\t%sP%d@GOTOFF(%%ebx),%%edx\n", \
1749 LPREFIX, (LABELNO)); \
1750 fprintf ((FILE), "\tcall\t*_mcount@GOT(%%ebx)\n"); \
1754 fprintf ((FILE), "\tmovl\t$%sP%d,%%edx\n", LPREFIX, (LABELNO)); \
1755 fprintf ((FILE), "\tcall\t_mcount\n"); \
1759 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1760 the stack pointer does not matter. The value is tested only in
1761 functions that have frame pointers.
1762 No definition is equivalent to always zero. */
1763 /* Note on the 386 it might be more efficient not to define this since
1764 we have to restore it ourselves from the frame pointer, in order to
1767 #define EXIT_IGNORE_STACK 1
1769 /* Output assembler code for a block containing the constant parts
1770 of a trampoline, leaving space for the variable parts. */
1772 /* On the 386, the trampoline contains two instructions:
1775 The trampoline is generated entirely at runtime. The operand of JMP
1776 is the address of FUNCTION relative to the instruction following the
1777 JMP (which is 5 bytes long). */
1779 /* Length in units of the trampoline for entering a nested function. */
1781 #define TRAMPOLINE_SIZE (TARGET_64BIT ? 23 : 10)
1783 /* Emit RTL insns to initialize the variable parts of a trampoline.
1784 FNADDR is an RTX for the address of the function's pure code.
1785 CXT is an RTX for the static chain value for the function. */
1787 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1788 x86_initialize_trampoline ((TRAMP), (FNADDR), (CXT))
1790 /* Definitions for register eliminations.
1792 This is an array of structures. Each structure initializes one pair
1793 of eliminable registers. The "from" register number is given first,
1794 followed by "to". Eliminations of the same "from" register are listed
1795 in order of preference.
1797 There are two registers that can always be eliminated on the i386.
1798 The frame pointer and the arg pointer can be replaced by either the
1799 hard frame pointer or to the stack pointer, depending upon the
1800 circumstances. The hard frame pointer is not used before reload and
1801 so it is not eligible for elimination. */
1803 #define ELIMINABLE_REGS \
1804 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1805 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1806 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1807 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}} \
1809 /* Given FROM and TO register numbers, say whether this elimination is
1810 allowed. Frame pointer elimination is automatically handled.
1812 All other eliminations are valid. */
1814 #define CAN_ELIMINATE(FROM, TO) \
1815 ((TO) == STACK_POINTER_REGNUM ? ! frame_pointer_needed : 1)
1817 /* Define the offset between two registers, one to be eliminated, and the other
1818 its replacement, at the start of a routine. */
1820 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1821 ((OFFSET) = ix86_initial_elimination_offset ((FROM), (TO)))
1823 /* Addressing modes, and classification of registers for them. */
1825 /* #define HAVE_POST_INCREMENT 0 */
1826 /* #define HAVE_POST_DECREMENT 0 */
1828 /* #define HAVE_PRE_DECREMENT 0 */
1829 /* #define HAVE_PRE_INCREMENT 0 */
1831 /* Macros to check register numbers against specific register classes. */
1833 /* These assume that REGNO is a hard or pseudo reg number.
1834 They give nonzero only if REGNO is a hard reg of the suitable class
1835 or a pseudo reg currently allocated to a suitable hard reg.
1836 Since they use reg_renumber, they are safe only once reg_renumber
1837 has been allocated, which happens in local-alloc.c. */
1839 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1840 ((REGNO) < STACK_POINTER_REGNUM \
1841 || (REGNO >= FIRST_REX_INT_REG \
1842 && (REGNO) <= LAST_REX_INT_REG) \
1843 || ((unsigned) reg_renumber[(REGNO)] >= FIRST_REX_INT_REG \
1844 && (unsigned) reg_renumber[(REGNO)] <= LAST_REX_INT_REG) \
1845 || (unsigned) reg_renumber[(REGNO)] < STACK_POINTER_REGNUM)
1847 #define REGNO_OK_FOR_BASE_P(REGNO) \
1848 ((REGNO) <= STACK_POINTER_REGNUM \
1849 || (REGNO) == ARG_POINTER_REGNUM \
1850 || (REGNO) == FRAME_POINTER_REGNUM \
1851 || (REGNO >= FIRST_REX_INT_REG \
1852 && (REGNO) <= LAST_REX_INT_REG) \
1853 || ((unsigned) reg_renumber[(REGNO)] >= FIRST_REX_INT_REG \
1854 && (unsigned) reg_renumber[(REGNO)] <= LAST_REX_INT_REG) \
1855 || (unsigned) reg_renumber[(REGNO)] <= STACK_POINTER_REGNUM)
1857 #define REGNO_OK_FOR_SIREG_P(REGNO) \
1858 ((REGNO) == 4 || reg_renumber[(REGNO)] == 4)
1859 #define REGNO_OK_FOR_DIREG_P(REGNO) \
1860 ((REGNO) == 5 || reg_renumber[(REGNO)] == 5)
1862 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1863 and check its validity for a certain class.
1864 We have two alternate definitions for each of them.
1865 The usual definition accepts all pseudo regs; the other rejects
1866 them unless they have been allocated suitable hard regs.
1867 The symbol REG_OK_STRICT causes the latter definition to be used.
1869 Most source files want to accept pseudo regs in the hope that
1870 they will get allocated to the class that the insn wants them to be in.
1871 Source files for reload pass need to be strict.
1872 After reload, it makes no difference, since pseudo regs have
1873 been eliminated by then. */
1876 /* Non strict versions, pseudos are ok */
1877 #define REG_OK_FOR_INDEX_NONSTRICT_P(X) \
1878 (REGNO (X) < STACK_POINTER_REGNUM \
1879 || (REGNO (X) >= FIRST_REX_INT_REG \
1880 && REGNO (X) <= LAST_REX_INT_REG) \
1881 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1883 #define REG_OK_FOR_BASE_NONSTRICT_P(X) \
1884 (REGNO (X) <= STACK_POINTER_REGNUM \
1885 || REGNO (X) == ARG_POINTER_REGNUM \
1886 || REGNO (X) == FRAME_POINTER_REGNUM \
1887 || (REGNO (X) >= FIRST_REX_INT_REG \
1888 && REGNO (X) <= LAST_REX_INT_REG) \
1889 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1891 /* Strict versions, hard registers only */
1892 #define REG_OK_FOR_INDEX_STRICT_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1893 #define REG_OK_FOR_BASE_STRICT_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1895 #ifndef REG_OK_STRICT
1896 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_NONSTRICT_P (X)
1897 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_NONSTRICT_P (X)
1900 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_STRICT_P (X)
1901 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_STRICT_P (X)
1904 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1905 that is a valid memory address for an instruction.
1906 The MODE argument is the machine mode for the MEM expression
1907 that wants to use this address.
1909 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS,
1910 except for CONSTANT_ADDRESS_P which is usually machine-independent.
1912 See legitimize_pic_address in i386.c for details as to what
1913 constitutes a legitimate address when -fpic is used. */
1915 #define MAX_REGS_PER_ADDRESS 2
1917 #define CONSTANT_ADDRESS_P(X) \
1918 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1919 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
1920 || GET_CODE (X) == CONST_DOUBLE)
1922 /* Nonzero if the constant value X is a legitimate general operand.
1923 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1925 #define LEGITIMATE_CONSTANT_P(X) 1
1927 #ifdef REG_OK_STRICT
1928 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1930 if (legitimate_address_p ((MODE), (X), 1)) \
1935 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1937 if (legitimate_address_p ((MODE), (X), 0)) \
1943 /* If defined, a C expression to determine the base term of address X.
1944 This macro is used in only one place: `find_base_term' in alias.c.
1946 It is always safe for this macro to not be defined. It exists so
1947 that alias analysis can understand machine-dependent addresses.
1949 The typical use of this macro is to handle addresses containing
1950 a label_ref or symbol_ref within an UNSPEC. */
1952 #define FIND_BASE_TERM(X) ix86_find_base_term (X)
1954 /* Try machine-dependent ways of modifying an illegitimate address
1955 to be legitimate. If we find one, return the new, valid address.
1956 This macro is used in only one place: `memory_address' in explow.c.
1958 OLDX is the address as it was before break_out_memory_refs was called.
1959 In some cases it is useful to look at this to decide what needs to be done.
1961 MODE and WIN are passed so that this macro can use
1962 GO_IF_LEGITIMATE_ADDRESS.
1964 It is always safe for this macro to do nothing. It exists to recognize
1965 opportunities to optimize the output.
1967 For the 80386, we handle X+REG by loading X into a register R and
1968 using R+REG. R will go in a general reg and indexing will be used.
1969 However, if REG is a broken-out memory address or multiplication,
1970 nothing needs to be done because REG can certainly go in a general reg.
1972 When -fpic is used, special handling is needed for symbolic references.
1973 See comments by legitimize_pic_address in i386.c for details. */
1975 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
1977 (X) = legitimize_address ((X), (OLDX), (MODE)); \
1978 if (memory_address_p ((MODE), (X))) \
1982 #define REWRITE_ADDRESS(X) rewrite_address (X)
1984 /* Nonzero if the constant value X is a legitimate general operand
1985 when generating PIC code. It is given that flag_pic is on and
1986 that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1988 #define LEGITIMATE_PIC_OPERAND_P(X) \
1989 (! SYMBOLIC_CONST (X) \
1990 || legitimate_pic_address_disp_p (X))
1992 #define SYMBOLIC_CONST(X) \
1993 (GET_CODE (X) == SYMBOL_REF \
1994 || GET_CODE (X) == LABEL_REF \
1995 || (GET_CODE (X) == CONST && symbolic_reference_mentioned_p (X)))
1997 /* Go to LABEL if ADDR (a legitimate address expression)
1998 has an effect that depends on the machine mode it is used for.
1999 On the 80386, only postdecrement and postincrement address depend thus
2000 (the amount of decrement or increment being the length of the operand). */
2001 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2003 if (GET_CODE (ADDR) == POST_INC \
2004 || GET_CODE (ADDR) == POST_DEC) \
2008 /* Codes for all the SSE/MMX builtins. */
2020 IX86_BUILTIN_CMPEQPS,
2021 IX86_BUILTIN_CMPLTPS,
2022 IX86_BUILTIN_CMPLEPS,
2023 IX86_BUILTIN_CMPGTPS,
2024 IX86_BUILTIN_CMPGEPS,
2025 IX86_BUILTIN_CMPNEQPS,
2026 IX86_BUILTIN_CMPNLTPS,
2027 IX86_BUILTIN_CMPNLEPS,
2028 IX86_BUILTIN_CMPNGTPS,
2029 IX86_BUILTIN_CMPNGEPS,
2030 IX86_BUILTIN_CMPORDPS,
2031 IX86_BUILTIN_CMPUNORDPS,
2032 IX86_BUILTIN_CMPNEPS,
2033 IX86_BUILTIN_CMPEQSS,
2034 IX86_BUILTIN_CMPLTSS,
2035 IX86_BUILTIN_CMPLESS,
2036 IX86_BUILTIN_CMPGTSS,
2037 IX86_BUILTIN_CMPGESS,
2038 IX86_BUILTIN_CMPNEQSS,
2039 IX86_BUILTIN_CMPNLTSS,
2040 IX86_BUILTIN_CMPNLESS,
2041 IX86_BUILTIN_CMPNGTSS,
2042 IX86_BUILTIN_CMPNGESS,
2043 IX86_BUILTIN_CMPORDSS,
2044 IX86_BUILTIN_CMPUNORDSS,
2045 IX86_BUILTIN_CMPNESS,
2047 IX86_BUILTIN_COMIEQSS,
2048 IX86_BUILTIN_COMILTSS,
2049 IX86_BUILTIN_COMILESS,
2050 IX86_BUILTIN_COMIGTSS,
2051 IX86_BUILTIN_COMIGESS,
2052 IX86_BUILTIN_COMINEQSS,
2053 IX86_BUILTIN_UCOMIEQSS,
2054 IX86_BUILTIN_UCOMILTSS,
2055 IX86_BUILTIN_UCOMILESS,
2056 IX86_BUILTIN_UCOMIGTSS,
2057 IX86_BUILTIN_UCOMIGESS,
2058 IX86_BUILTIN_UCOMINEQSS,
2060 IX86_BUILTIN_CVTPI2PS,
2061 IX86_BUILTIN_CVTPS2PI,
2062 IX86_BUILTIN_CVTSI2SS,
2063 IX86_BUILTIN_CVTSS2SI,
2064 IX86_BUILTIN_CVTTPS2PI,
2065 IX86_BUILTIN_CVTTSS2SI,
2072 IX86_BUILTIN_LOADAPS,
2073 IX86_BUILTIN_LOADUPS,
2074 IX86_BUILTIN_STOREAPS,
2075 IX86_BUILTIN_STOREUPS,
2076 IX86_BUILTIN_LOADSS,
2077 IX86_BUILTIN_STORESS,
2080 IX86_BUILTIN_MOVHLPS,
2081 IX86_BUILTIN_MOVLHPS,
2082 IX86_BUILTIN_LOADHPS,
2083 IX86_BUILTIN_LOADLPS,
2084 IX86_BUILTIN_STOREHPS,
2085 IX86_BUILTIN_STORELPS,
2087 IX86_BUILTIN_MASKMOVQ,
2088 IX86_BUILTIN_MOVMSKPS,
2089 IX86_BUILTIN_PMOVMSKB,
2091 IX86_BUILTIN_MOVNTPS,
2092 IX86_BUILTIN_MOVNTQ,
2094 IX86_BUILTIN_PACKSSWB,
2095 IX86_BUILTIN_PACKSSDW,
2096 IX86_BUILTIN_PACKUSWB,
2101 IX86_BUILTIN_PADDSB,
2102 IX86_BUILTIN_PADDSW,
2103 IX86_BUILTIN_PADDUSB,
2104 IX86_BUILTIN_PADDUSW,
2108 IX86_BUILTIN_PSUBSB,
2109 IX86_BUILTIN_PSUBSW,
2110 IX86_BUILTIN_PSUBUSB,
2111 IX86_BUILTIN_PSUBUSW,
2121 IX86_BUILTIN_PCMPEQB,
2122 IX86_BUILTIN_PCMPEQW,
2123 IX86_BUILTIN_PCMPEQD,
2124 IX86_BUILTIN_PCMPGTB,
2125 IX86_BUILTIN_PCMPGTW,
2126 IX86_BUILTIN_PCMPGTD,
2128 IX86_BUILTIN_PEXTRW,
2129 IX86_BUILTIN_PINSRW,
2131 IX86_BUILTIN_PMADDWD,
2133 IX86_BUILTIN_PMAXSW,
2134 IX86_BUILTIN_PMAXUB,
2135 IX86_BUILTIN_PMINSW,
2136 IX86_BUILTIN_PMINUB,
2138 IX86_BUILTIN_PMULHUW,
2139 IX86_BUILTIN_PMULHW,
2140 IX86_BUILTIN_PMULLW,
2142 IX86_BUILTIN_PSADBW,
2143 IX86_BUILTIN_PSHUFW,
2153 IX86_BUILTIN_PSLLWI,
2154 IX86_BUILTIN_PSLLDI,
2155 IX86_BUILTIN_PSLLQI,
2156 IX86_BUILTIN_PSRAWI,
2157 IX86_BUILTIN_PSRADI,
2158 IX86_BUILTIN_PSRLWI,
2159 IX86_BUILTIN_PSRLDI,
2160 IX86_BUILTIN_PSRLQI,
2162 IX86_BUILTIN_PUNPCKHBW,
2163 IX86_BUILTIN_PUNPCKHWD,
2164 IX86_BUILTIN_PUNPCKHDQ,
2165 IX86_BUILTIN_PUNPCKLBW,
2166 IX86_BUILTIN_PUNPCKLWD,
2167 IX86_BUILTIN_PUNPCKLDQ,
2169 IX86_BUILTIN_SHUFPS,
2173 IX86_BUILTIN_RSQRTPS,
2174 IX86_BUILTIN_RSQRTSS,
2175 IX86_BUILTIN_SQRTPS,
2176 IX86_BUILTIN_SQRTSS,
2178 IX86_BUILTIN_UNPCKHPS,
2179 IX86_BUILTIN_UNPCKLPS,
2182 IX86_BUILTIN_ANDNPS,
2187 IX86_BUILTIN_LDMXCSR,
2188 IX86_BUILTIN_STMXCSR,
2189 IX86_BUILTIN_SFENCE,
2191 /* 3DNow! Original */
2193 IX86_BUILTIN_PAVGUSB,
2197 IX86_BUILTIN_PFCMPEQ,
2198 IX86_BUILTIN_PFCMPGE,
2199 IX86_BUILTIN_PFCMPGT,
2204 IX86_BUILTIN_PFRCPIT1,
2205 IX86_BUILTIN_PFRCPIT2,
2206 IX86_BUILTIN_PFRSQIT1,
2207 IX86_BUILTIN_PFRSQRT,
2209 IX86_BUILTIN_PFSUBR,
2211 IX86_BUILTIN_PMULHRW,
2213 /* 3DNow! Athlon Extensions */
2215 IX86_BUILTIN_PFNACC,
2216 IX86_BUILTIN_PFPNACC,
2218 IX86_BUILTIN_PSWAPDSI,
2219 IX86_BUILTIN_PSWAPDSF,
2221 IX86_BUILTIN_SSE_ZERO,
2222 IX86_BUILTIN_MMX_ZERO,
2227 /* Define this macro if references to a symbol must be treated
2228 differently depending on something about the variable or
2229 function named by the symbol (such as what section it is in).
2231 On i386, if using PIC, mark a SYMBOL_REF for a non-global symbol
2232 so that we may access it directly in the GOT. */
2234 #define ENCODE_SECTION_INFO(DECL, FIRST) \
2238 rtx rtl = (TREE_CODE_CLASS (TREE_CODE (DECL)) != 'd' \
2239 ? TREE_CST_RTL (DECL) : DECL_RTL (DECL)); \
2241 if (GET_CODE (rtl) == MEM) \
2243 if (TARGET_DEBUG_ADDR \
2244 && TREE_CODE_CLASS (TREE_CODE (DECL)) == 'd') \
2246 fprintf (stderr, "Encode %s, public = %d\n", \
2247 IDENTIFIER_POINTER (DECL_NAME (DECL)), \
2248 TREE_PUBLIC (DECL)); \
2251 SYMBOL_REF_FLAG (XEXP (rtl, 0)) \
2252 = (TREE_CODE_CLASS (TREE_CODE (DECL)) != 'd' \
2253 || ! TREE_PUBLIC (DECL) \
2254 || MODULE_LOCAL_P (DECL)); \
2259 /* The `FINALIZE_PIC' macro serves as a hook to emit these special
2260 codes once the function is being compiled into assembly code, but
2261 not before. (It is not done before, because in the case of
2262 compiling an inline function, it would lead to multiple PIC
2263 prologues being included in functions which used inline functions
2264 and were compiled to assembly language.) */
2266 #define FINALIZE_PIC \
2267 (current_function_uses_pic_offset_table |= current_function_profile)
2270 /* Max number of args passed in registers. If this is more than 3, we will
2271 have problems with ebx (register #4), since it is a caller save register and
2272 is also used as the pic register in ELF. So for now, don't allow more than
2273 3 registers to be passed in registers. */
2275 #define REGPARM_MAX (TARGET_64BIT ? 6 : 3)
2277 #define SSE_REGPARM_MAX (TARGET_64BIT ? 8 : 0)
2280 /* Specify the machine mode that this machine uses
2281 for the index in the tablejump instruction. */
2282 #define CASE_VECTOR_MODE (!TARGET_64BIT || flag_pic ? SImode : DImode)
2284 /* Define as C expression which evaluates to nonzero if the tablejump
2285 instruction expects the table to contain offsets from the address of the
2287 Do not define this if the table should contain absolute addresses. */
2288 /* #define CASE_VECTOR_PC_RELATIVE 1 */
2290 /* Define this as 1 if `char' should by default be signed; else as 0. */
2291 #define DEFAULT_SIGNED_CHAR 1
2293 /* Number of bytes moved into a data cache for a single prefetch operation. */
2294 #define PREFETCH_BLOCK ix86_cost->prefetch_block
2296 /* Number of prefetch operations that can be done in parallel. */
2297 #define SIMULTANEOUS_PREFETCHES ix86_cost->simultaneous_prefetches
2299 /* Max number of bytes we can move from memory to memory
2300 in one reasonably fast instruction. */
2303 /* MOVE_MAX_PIECES is the number of bytes at a time which we can
2304 move efficiently, as opposed to MOVE_MAX which is the maximum
2305 number of bytes we can move with a single instruction. */
2306 #define MOVE_MAX_PIECES (TARGET_64BIT ? 8 : 4)
2308 /* If a memory-to-memory move would take MOVE_RATIO or more simple
2309 move-instruction pairs, we will do a movstr or libcall instead.
2310 Increasing the value will always make code faster, but eventually
2311 incurs high cost in increased code size.
2313 If you don't define this, a reasonable default is used. */
2315 #define MOVE_RATIO (optimize_size ? 3 : ix86_cost->move_ratio)
2317 /* Define if shifts truncate the shift count
2318 which implies one can omit a sign-extension or zero-extension
2319 of a shift count. */
2320 /* On i386, shifts do truncate the count. But bit opcodes don't. */
2322 /* #define SHIFT_COUNT_TRUNCATED */
2324 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
2325 is done just by pretending it is already truncated. */
2326 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2328 /* We assume that the store-condition-codes instructions store 0 for false
2329 and some other value for true. This is the value stored for true. */
2331 #define STORE_FLAG_VALUE 1
2333 /* When a prototype says `char' or `short', really pass an `int'.
2334 (The 386 can't easily push less than an int.) */
2336 #define PROMOTE_PROTOTYPES 1
2338 /* A macro to update M and UNSIGNEDP when an object whose type is
2339 TYPE and which has the specified mode and signedness is to be
2340 stored in a register. This macro is only called when TYPE is a
2343 On i386 it is sometimes useful to promote HImode and QImode
2344 quantities to SImode. The choice depends on target type. */
2346 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2348 if (((MODE) == HImode && TARGET_PROMOTE_HI_REGS) \
2349 || ((MODE) == QImode && TARGET_PROMOTE_QI_REGS)) \
2353 /* Specify the machine mode that pointers have.
2354 After generation of rtl, the compiler makes no further distinction
2355 between pointers and any other objects of this machine mode. */
2356 #define Pmode (TARGET_64BIT ? DImode : SImode)
2358 /* A function address in a call instruction
2359 is a byte address (for indexing purposes)
2360 so give the MEM rtx a byte's mode. */
2361 #define FUNCTION_MODE QImode
2363 /* A part of a C `switch' statement that describes the relative costs
2364 of constant RTL expressions. It must contain `case' labels for
2365 expression codes `const_int', `const', `symbol_ref', `label_ref'
2366 and `const_double'. Each case must ultimately reach a `return'
2367 statement to return the relative cost of the use of that kind of
2368 constant value in an expression. The cost may depend on the
2369 precise value of the constant, which is available for examination
2370 in X, and the rtx code of the expression in which it is contained,
2371 found in OUTER_CODE.
2373 CODE is the expression code--redundant, since it can be obtained
2374 with `GET_CODE (X)'. */
2376 #define CONST_COSTS(RTX, CODE, OUTER_CODE) \
2381 if (TARGET_64BIT && !x86_64_sign_extended_value (RTX)) \
2383 if (TARGET_64BIT && !x86_64_zero_extended_value (RTX)) \
2385 return flag_pic && SYMBOLIC_CONST (RTX) ? 1 : 0; \
2387 case CONST_DOUBLE: \
2390 if (GET_MODE (RTX) == VOIDmode) \
2393 code = standard_80387_constant_p (RTX); \
2394 return code == 1 ? 1 : \
2399 /* Delete the definition here when TOPLEVEL_COSTS_N_INSNS gets added to cse.c */
2400 #define TOPLEVEL_COSTS_N_INSNS(N) \
2401 do { total = COSTS_N_INSNS (N); goto egress_rtx_costs; } while (0)
2403 /* Like `CONST_COSTS' but applies to nonconstant RTL expressions.
2404 This can be used, for example, to indicate how costly a multiply
2405 instruction is. In writing this macro, you can use the construct
2406 `COSTS_N_INSNS (N)' to specify a cost equal to N fast
2407 instructions. OUTER_CODE is the code of the expression in which X
2410 This macro is optional; do not define it if the default cost
2411 assumptions are adequate for the target machine. */
2413 #define RTX_COSTS(X, CODE, OUTER_CODE) \
2415 /* The zero extensions is often completely free on x86_64, so make \
2416 it as cheap as possible. */ \
2417 if (TARGET_64BIT && GET_MODE (X) == DImode \
2418 && GET_MODE (XEXP (X, 0)) == SImode) \
2420 total = 1; goto egress_rtx_costs; \
2423 TOPLEVEL_COSTS_N_INSNS (TARGET_ZERO_EXTEND_WITH_AND ? \
2424 ix86_cost->add : ix86_cost->movzx); \
2427 TOPLEVEL_COSTS_N_INSNS (ix86_cost->movsx); \
2430 if (GET_CODE (XEXP (X, 1)) == CONST_INT \
2431 && (GET_MODE (XEXP (X, 0)) != DImode || TARGET_64BIT)) \
2433 HOST_WIDE_INT value = INTVAL (XEXP (X, 1)); \
2435 TOPLEVEL_COSTS_N_INSNS (ix86_cost->add); \
2436 if ((value == 2 || value == 3) \
2437 && !TARGET_DECOMPOSE_LEA \
2438 && ix86_cost->lea <= ix86_cost->shift_const) \
2439 TOPLEVEL_COSTS_N_INSNS (ix86_cost->lea); \
2441 /* fall through */ \
2447 if (!TARGET_64BIT && GET_MODE (XEXP (X, 0)) == DImode) \
2449 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2451 if (INTVAL (XEXP (X, 1)) > 32) \
2452 TOPLEVEL_COSTS_N_INSNS(ix86_cost->shift_const + 2); \
2454 TOPLEVEL_COSTS_N_INSNS(ix86_cost->shift_const * 2); \
2458 if (GET_CODE (XEXP (X, 1)) == AND) \
2459 TOPLEVEL_COSTS_N_INSNS(ix86_cost->shift_var * 2); \
2461 TOPLEVEL_COSTS_N_INSNS(ix86_cost->shift_var * 6 + 2); \
2466 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2467 TOPLEVEL_COSTS_N_INSNS (ix86_cost->shift_const); \
2469 TOPLEVEL_COSTS_N_INSNS (ix86_cost->shift_var); \
2474 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2476 unsigned HOST_WIDE_INT value = INTVAL (XEXP (X, 1)); \
2479 while (value != 0) \
2485 TOPLEVEL_COSTS_N_INSNS (ix86_cost->mult_init \
2486 + nbits * ix86_cost->mult_bit); \
2488 else /* This is arbitrary */ \
2489 TOPLEVEL_COSTS_N_INSNS (ix86_cost->mult_init \
2490 + 7 * ix86_cost->mult_bit); \
2496 TOPLEVEL_COSTS_N_INSNS (ix86_cost->divide); \
2499 if (!TARGET_DECOMPOSE_LEA \
2500 && INTEGRAL_MODE_P (GET_MODE (X)) \
2501 && GET_MODE_BITSIZE (GET_MODE (X)) <= GET_MODE_BITSIZE (Pmode)) \
2503 if (GET_CODE (XEXP (X, 0)) == PLUS \
2504 && GET_CODE (XEXP (XEXP (X, 0), 0)) == MULT \
2505 && GET_CODE (XEXP (XEXP (XEXP (X, 0), 0), 1)) == CONST_INT \
2506 && CONSTANT_P (XEXP (X, 1))) \
2508 HOST_WIDE_INT val = INTVAL (XEXP (XEXP (XEXP (X, 0), 0), 1));\
2509 if (val == 2 || val == 4 || val == 8) \
2511 return (COSTS_N_INSNS (ix86_cost->lea) \
2512 + rtx_cost (XEXP (XEXP (X, 0), 1), \
2514 + rtx_cost (XEXP (XEXP (XEXP (X, 0), 0), 0), \
2516 + rtx_cost (XEXP (X, 1), (OUTER_CODE))); \
2519 else if (GET_CODE (XEXP (X, 0)) == MULT \
2520 && GET_CODE (XEXP (XEXP (X, 0), 1)) == CONST_INT) \
2522 HOST_WIDE_INT val = INTVAL (XEXP (XEXP (X, 0), 1)); \
2523 if (val == 2 || val == 4 || val == 8) \
2525 return (COSTS_N_INSNS (ix86_cost->lea) \
2526 + rtx_cost (XEXP (XEXP (X, 0), 0), \
2528 + rtx_cost (XEXP (X, 1), (OUTER_CODE))); \
2531 else if (GET_CODE (XEXP (X, 0)) == PLUS) \
2533 return (COSTS_N_INSNS (ix86_cost->lea) \
2534 + rtx_cost (XEXP (XEXP (X, 0), 0), (OUTER_CODE)) \
2535 + rtx_cost (XEXP (XEXP (X, 0), 1), (OUTER_CODE)) \
2536 + rtx_cost (XEXP (X, 1), (OUTER_CODE))); \
2540 /* fall through */ \
2545 if (!TARGET_64BIT && GET_MODE (X) == DImode) \
2546 return (COSTS_N_INSNS (ix86_cost->add) * 2 \
2547 + (rtx_cost (XEXP (X, 0), (OUTER_CODE)) \
2548 << (GET_MODE (XEXP (X, 0)) != DImode)) \
2549 + (rtx_cost (XEXP (X, 1), (OUTER_CODE)) \
2550 << (GET_MODE (XEXP (X, 1)) != DImode))); \
2552 /* fall through */ \
2555 if (!TARGET_64BIT && GET_MODE (X) == DImode) \
2556 TOPLEVEL_COSTS_N_INSNS (ix86_cost->add * 2); \
2557 TOPLEVEL_COSTS_N_INSNS (ix86_cost->add); \
2563 /* An expression giving the cost of an addressing mode that contains
2564 ADDRESS. If not defined, the cost is computed from the ADDRESS
2565 expression and the `CONST_COSTS' values.
2567 For most CISC machines, the default cost is a good approximation
2568 of the true cost of the addressing mode. However, on RISC
2569 machines, all instructions normally have the same length and
2570 execution time. Hence all addresses will have equal costs.
2572 In cases where more than one form of an address is known, the form
2573 with the lowest cost will be used. If multiple forms have the
2574 same, lowest, cost, the one that is the most complex will be used.
2576 For example, suppose an address that is equal to the sum of a
2577 register and a constant is used twice in the same basic block.
2578 When this macro is not defined, the address will be computed in a
2579 register and memory references will be indirect through that
2580 register. On machines where the cost of the addressing mode
2581 containing the sum is no higher than that of a simple indirect
2582 reference, this will produce an additional instruction and
2583 possibly require an additional register. Proper specification of
2584 this macro eliminates this overhead for such machines.
2586 Similar use of this macro is made in strength reduction of loops.
2588 ADDRESS need not be valid as an address. In such a case, the cost
2589 is not relevant and can be any value; invalid addresses need not be
2590 assigned a different cost.
2592 On machines where an address involving more than one register is as
2593 cheap as an address computation involving only one register,
2594 defining `ADDRESS_COST' to reflect this can cause two registers to
2595 be live over a region of code where only one would have been if
2596 `ADDRESS_COST' were not defined in that manner. This effect should
2597 be considered in the definition of this macro. Equivalent costs
2598 should probably only be given to addresses with different numbers
2599 of registers on machines with lots of registers.
2601 This macro will normally either not be defined or be defined as a
2604 For i386, it is better to use a complex address than let gcc copy
2605 the address into a reg and make a new pseudo. But not if the address
2606 requires to two regs - that would mean more pseudos with longer
2609 #define ADDRESS_COST(RTX) \
2610 ix86_address_cost (RTX)
2612 /* A C expression for the cost of moving data from a register in class FROM to
2613 one in class TO. The classes are expressed using the enumeration values
2614 such as `GENERAL_REGS'. A value of 2 is the default; other values are
2615 interpreted relative to that.
2617 It is not required that the cost always equal 2 when FROM is the same as TO;
2618 on some machines it is expensive to move between registers if they are not
2619 general registers. */
2621 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
2622 ix86_register_move_cost ((MODE), (CLASS1), (CLASS2))
2624 /* A C expression for the cost of moving data of mode M between a
2625 register and memory. A value of 2 is the default; this cost is
2626 relative to those in `REGISTER_MOVE_COST'.
2628 If moving between registers and memory is more expensive than
2629 between two registers, you should define this macro to express the
2632 #define MEMORY_MOVE_COST(MODE, CLASS, IN) \
2633 ix86_memory_move_cost ((MODE), (CLASS), (IN))
2635 /* A C expression for the cost of a branch instruction. A value of 1
2636 is the default; other values are interpreted relative to that. */
2638 #define BRANCH_COST ix86_branch_cost
2640 /* Define this macro as a C expression which is nonzero if accessing
2641 less than a word of memory (i.e. a `char' or a `short') is no
2642 faster than accessing a word of memory, i.e., if such access
2643 require more than one instruction or if there is no difference in
2644 cost between byte and (aligned) word loads.
2646 When this macro is not defined, the compiler will access a field by
2647 finding the smallest containing object; when it is defined, a
2648 fullword load will be used if alignment permits. Unless bytes
2649 accesses are faster than word accesses, using word accesses is
2650 preferable since it may eliminate subsequent memory access if
2651 subsequent accesses occur to other fields in the same word of the
2652 structure, but to different bytes. */
2654 #define SLOW_BYTE_ACCESS 0
2656 /* Nonzero if access to memory by shorts is slow and undesirable. */
2657 #define SLOW_SHORT_ACCESS 0
2659 /* Define this macro to be the value 1 if unaligned accesses have a
2660 cost many times greater than aligned accesses, for example if they
2661 are emulated in a trap handler.
2663 When this macro is non-zero, the compiler will act as if
2664 `STRICT_ALIGNMENT' were non-zero when generating code for block
2665 moves. This can cause significantly more instructions to be
2666 produced. Therefore, do not set this macro non-zero if unaligned
2667 accesses only add a cycle or two to the time for a memory access.
2669 If the value of this macro is always zero, it need not be defined. */
2671 /* #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 0 */
2673 /* Define this macro to inhibit strength reduction of memory
2674 addresses. (On some machines, such strength reduction seems to do
2675 harm rather than good.) */
2677 /* #define DONT_REDUCE_ADDR */
2679 /* Define this macro if it is as good or better to call a constant
2680 function address than to call an address kept in a register.
2682 Desirable on the 386 because a CALL with a constant address is
2683 faster than one with a register address. */
2685 #define NO_FUNCTION_CSE
2687 /* Define this macro if it is as good or better for a function to call
2688 itself with an explicit address than to call an address kept in a
2691 #define NO_RECURSIVE_FUNCTION_CSE
2693 /* Add any extra modes needed to represent the condition code.
2695 For the i386, we need separate modes when floating-point
2696 equality comparisons are being done.
2698 Add CCNO to indicate comparisons against zero that requires
2699 Overflow flag to be unset. Sign bit test is used instead and
2700 thus can be used to form "a&b>0" type of tests.
2702 Add CCGC to indicate comparisons agains zero that allows
2703 unspecified garbage in the Carry flag. This mode is used
2704 by inc/dec instructions.
2706 Add CCGOC to indicate comparisons agains zero that allows
2707 unspecified garbage in the Carry and Overflow flag. This
2708 mode is used to simulate comparisons of (a-b) and (a+b)
2709 against zero using sub/cmp/add operations.
2711 Add CCZ to indicate that only the Zero flag is valid. */
2713 #define EXTRA_CC_MODES \
2714 CC (CCGCmode, "CCGC") \
2715 CC (CCGOCmode, "CCGOC") \
2716 CC (CCNOmode, "CCNO") \
2717 CC (CCZmode, "CCZ") \
2718 CC (CCFPmode, "CCFP") \
2719 CC (CCFPUmode, "CCFPU")
2721 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2722 return the mode to be used for the comparison.
2724 For floating-point equality comparisons, CCFPEQmode should be used.
2725 VOIDmode should be used in all other cases.
2727 For integer comparisons against zero, reduce to CCNOmode or CCZmode if
2728 possible, to allow for more combinations. */
2730 #define SELECT_CC_MODE(OP, X, Y) ix86_cc_mode ((OP), (X), (Y))
2732 /* Return non-zero if MODE implies a floating point inequality can be
2735 #define REVERSIBLE_CC_MODE(MODE) 1
2737 /* A C expression whose value is reversed condition code of the CODE for
2738 comparison done in CC_MODE mode. */
2739 #define REVERSE_CONDITION(CODE, MODE) \
2740 ((MODE) != CCFPmode && (MODE) != CCFPUmode ? reverse_condition (CODE) \
2741 : reverse_condition_maybe_unordered (CODE))
2744 /* Control the assembler format that we output, to the extent
2745 this does not vary between assemblers. */
2747 /* How to refer to registers in assembler output.
2748 This sequence is indexed by compiler's hard-register-number (see above). */
2750 /* In order to refer to the first 8 regs as 32 bit regs prefix an "e"
2751 For non floating point regs, the following are the HImode names.
2753 For float regs, the stack top is sometimes referred to as "%st(0)"
2754 instead of just "%st". PRINT_REG handles this with the "y" code. */
2756 #undef HI_REGISTER_NAMES
2757 #define HI_REGISTER_NAMES \
2758 {"ax","dx","cx","bx","si","di","bp","sp", \
2759 "st","st(1)","st(2)","st(3)","st(4)","st(5)","st(6)","st(7)","", \
2760 "flags","fpsr", "dirflag", "frame", \
2761 "xmm0","xmm1","xmm2","xmm3","xmm4","xmm5","xmm6","xmm7", \
2762 "mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7" , \
2763 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", \
2764 "xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15"}
2766 #define REGISTER_NAMES HI_REGISTER_NAMES
2768 /* Table of additional register names to use in user input. */
2770 #define ADDITIONAL_REGISTER_NAMES \
2771 { { "eax", 0 }, { "edx", 1 }, { "ecx", 2 }, { "ebx", 3 }, \
2772 { "esi", 4 }, { "edi", 5 }, { "ebp", 6 }, { "esp", 7 }, \
2773 { "rax", 0 }, { "rdx", 1 }, { "rcx", 2 }, { "rbx", 3 }, \
2774 { "rsi", 4 }, { "rdi", 5 }, { "rbp", 6 }, { "rsp", 7 }, \
2775 { "al", 0 }, { "dl", 1 }, { "cl", 2 }, { "bl", 3 }, \
2776 { "ah", 0 }, { "dh", 1 }, { "ch", 2 }, { "bh", 3 }, \
2777 { "mm0", 8}, { "mm1", 9}, { "mm2", 10}, { "mm3", 11}, \
2778 { "mm4", 12}, { "mm5", 13}, { "mm6", 14}, { "mm7", 15} }
2780 /* Note we are omitting these since currently I don't know how
2781 to get gcc to use these, since they want the same but different
2782 number as al, and ax.
2785 #define QI_REGISTER_NAMES \
2786 {"al", "dl", "cl", "bl", "sil", "dil", "bpl", "spl",}
2788 /* These parallel the array above, and can be used to access bits 8:15
2789 of regs 0 through 3. */
2791 #define QI_HIGH_REGISTER_NAMES \
2792 {"ah", "dh", "ch", "bh", }
2794 /* How to renumber registers for dbx and gdb. */
2796 #define DBX_REGISTER_NUMBER(N) \
2797 (TARGET_64BIT ? dbx64_register_map[(N)] : dbx_register_map[(N)])
2799 extern int const dbx_register_map[FIRST_PSEUDO_REGISTER];
2800 extern int const dbx64_register_map[FIRST_PSEUDO_REGISTER];
2801 extern int const svr4_dbx_register_map[FIRST_PSEUDO_REGISTER];
2803 /* Before the prologue, RA is at 0(%esp). */
2804 #define INCOMING_RETURN_ADDR_RTX \
2805 gen_rtx_MEM (VOIDmode, gen_rtx_REG (VOIDmode, STACK_POINTER_REGNUM))
2807 /* After the prologue, RA is at -4(AP) in the current frame. */
2808 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2810 ? gen_rtx_MEM (Pmode, plus_constant (arg_pointer_rtx, -UNITS_PER_WORD)) \
2811 : gen_rtx_MEM (Pmode, plus_constant (FRAME, UNITS_PER_WORD)))
2813 /* PC is dbx register 8; let's use that column for RA. */
2814 #define DWARF_FRAME_RETURN_COLUMN (TARGET_64BIT ? 16 : 8)
2816 /* Before the prologue, the top of the frame is at 4(%esp). */
2817 #define INCOMING_FRAME_SP_OFFSET UNITS_PER_WORD
2819 /* Describe how we implement __builtin_eh_return. */
2820 #define EH_RETURN_DATA_REGNO(N) ((N) < 2 ? (N) : INVALID_REGNUM)
2821 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 2)
2824 /* Select a format to encode pointers in exception handling data. CODE
2825 is 0 for data, 1 for code labels, 2 for function pointers. GLOBAL is
2826 true if the symbol may be affected by dynamic relocations.
2828 ??? All x86 object file formats are capable of representing this.
2829 After all, the relocation needed is the same as for the call insn.
2830 Whether or not a particular assembler allows us to enter such, I
2831 guess we'll have to see. */
2832 #define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
2834 ? ((GLOBAL) ? DW_EH_PE_indirect : 0) | DW_EH_PE_pcrel | DW_EH_PE_sdata4\
2837 /* This is how to output the definition of a user-level label named NAME,
2838 such as the label on a static function or variable NAME. */
2840 #define ASM_OUTPUT_LABEL(FILE, NAME) \
2841 (assemble_name ((FILE), (NAME)), fputs (":\n", (FILE)))
2843 /* Store in OUTPUT a string (made with alloca) containing
2844 an assembler-name for a local static variable named NAME.
2845 LABELNO is an integer which is different for each call. */
2847 #define ASM_FORMAT_PRIVATE_NAME(OUTPUT, NAME, LABELNO) \
2848 ( (OUTPUT) = (char *) alloca (strlen ((NAME)) + 10), \
2849 sprintf ((OUTPUT), "%s.%d", (NAME), (LABELNO)))
2851 /* This is how to output an insn to push a register on the stack.
2852 It need not be very fast code. */
2854 #define ASM_OUTPUT_REG_PUSH(FILE, REGNO) \
2855 asm_fprintf ((FILE), "\tpush{l}\t%%e%s\n", reg_names[(REGNO)])
2857 /* This is how to output an insn to pop a register from the stack.
2858 It need not be very fast code. */
2860 #define ASM_OUTPUT_REG_POP(FILE, REGNO) \
2861 asm_fprintf ((FILE), "\tpop{l}\t%%e%s\n", reg_names[(REGNO)])
2863 /* This is how to output an element of a case-vector that is absolute. */
2865 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
2866 ix86_output_addr_vec_elt ((FILE), (VALUE))
2868 /* This is how to output an element of a case-vector that is relative. */
2870 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2871 ix86_output_addr_diff_elt ((FILE), (VALUE), (REL))
2873 /* Under some conditions we need jump tables in the text section, because
2874 the assembler cannot handle label differences between sections. */
2876 #define JUMP_TABLES_IN_TEXT_SECTION \
2877 (!TARGET_64BIT && flag_pic && !HAVE_AS_GOTOFF_IN_DATA)
2879 /* A C statement that outputs an address constant appropriate to
2880 for DWARF debugging. */
2882 #define ASM_OUTPUT_DWARF_ADDR_CONST(FILE, X) \
2883 i386_dwarf_output_addr_const ((FILE), (X))
2885 /* Either simplify a location expression, or return the original. */
2887 #define ASM_SIMPLIFY_DWARF_ADDR(X) \
2888 i386_simplify_dwarf_addr (X)
2890 /* Switch to init or fini section via SECTION_OP, emit a call to FUNC,
2891 and switch back. For x86 we do this only to save a few bytes that
2892 would otherwise be unused in the text section. */
2893 #define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2894 asm (SECTION_OP "\n\t" \
2895 "call " USER_LABEL_PREFIX #FUNC "\n" \
2896 TEXT_SECTION_ASM_OP);
2898 /* Print operand X (an rtx) in assembler syntax to file FILE.
2899 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2900 Effect of various CODE letters is described in i386.c near
2901 print_operand function. */
2903 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2904 ((CODE) == '*' || (CODE) == '+')
2906 /* Print the name of a register based on its machine mode and number.
2907 If CODE is 'w', pretend the mode is HImode.
2908 If CODE is 'b', pretend the mode is QImode.
2909 If CODE is 'k', pretend the mode is SImode.
2910 If CODE is 'q', pretend the mode is DImode.
2911 If CODE is 'h', pretend the reg is the `high' byte register.
2912 If CODE is 'y', print "st(0)" instead of "st", if the reg is stack op. */
2914 #define PRINT_REG(X, CODE, FILE) \
2915 print_reg ((X), (CODE), (FILE))
2917 #define PRINT_OPERAND(FILE, X, CODE) \
2918 print_operand ((FILE), (X), (CODE))
2920 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
2921 print_operand_address ((FILE), (ADDR))
2923 /* Print the name of a register for based on its machine mode and number.
2924 This macro is used to print debugging output.
2925 This macro is different from PRINT_REG in that it may be used in
2926 programs that are not linked with aux-output.o. */
2928 #define DEBUG_PRINT_REG(X, CODE, FILE) \
2929 do { static const char * const hi_name[] = HI_REGISTER_NAMES; \
2930 static const char * const qi_name[] = QI_REGISTER_NAMES; \
2931 fprintf ((FILE), "%d ", REGNO (X)); \
2932 if (REGNO (X) == FLAGS_REG) \
2933 { fputs ("flags", (FILE)); break; } \
2934 if (REGNO (X) == DIRFLAG_REG) \
2935 { fputs ("dirflag", (FILE)); break; } \
2936 if (REGNO (X) == FPSR_REG) \
2937 { fputs ("fpsr", (FILE)); break; } \
2938 if (REGNO (X) == ARG_POINTER_REGNUM) \
2939 { fputs ("argp", (FILE)); break; } \
2940 if (REGNO (X) == FRAME_POINTER_REGNUM) \
2941 { fputs ("frame", (FILE)); break; } \
2942 if (STACK_TOP_P (X)) \
2943 { fputs ("st(0)", (FILE)); break; } \
2945 { fputs (hi_name[REGNO(X)], (FILE)); break; } \
2946 if (REX_INT_REG_P (X)) \
2948 switch (GET_MODE_SIZE (GET_MODE (X))) \
2952 fprintf ((FILE), "r%i", REGNO (X) \
2953 - FIRST_REX_INT_REG + 8); \
2956 fprintf ((FILE), "r%id", REGNO (X) \
2957 - FIRST_REX_INT_REG + 8); \
2960 fprintf ((FILE), "r%iw", REGNO (X) \
2961 - FIRST_REX_INT_REG + 8); \
2964 fprintf ((FILE), "r%ib", REGNO (X) \
2965 - FIRST_REX_INT_REG + 8); \
2970 switch (GET_MODE_SIZE (GET_MODE (X))) \
2973 fputs ("r", (FILE)); \
2974 fputs (hi_name[REGNO (X)], (FILE)); \
2977 fputs ("e", (FILE)); \
2979 fputs (hi_name[REGNO (X)], (FILE)); \
2982 fputs (qi_name[REGNO (X)], (FILE)); \
2987 /* a letter which is not needed by the normal asm syntax, which
2988 we can use for operand syntax in the extended asm */
2990 #define ASM_OPERAND_LETTER '#'
2991 #define RET return ""
2992 #define AT_SP(MODE) (gen_rtx_MEM ((MODE), stack_pointer_rtx))
2994 /* Define the codes that are matched by predicates in i386.c. */
2996 #define PREDICATE_CODES \
2997 {"x86_64_immediate_operand", {CONST_INT, SUBREG, REG, \
2998 SYMBOL_REF, LABEL_REF, CONST}}, \
2999 {"x86_64_nonmemory_operand", {CONST_INT, SUBREG, REG, \
3000 SYMBOL_REF, LABEL_REF, CONST}}, \
3001 {"x86_64_movabs_operand", {CONST_INT, SUBREG, REG, \
3002 SYMBOL_REF, LABEL_REF, CONST}}, \
3003 {"x86_64_szext_nonmemory_operand", {CONST_INT, SUBREG, REG, \
3004 SYMBOL_REF, LABEL_REF, CONST}}, \
3005 {"x86_64_general_operand", {CONST_INT, SUBREG, REG, MEM, \
3006 SYMBOL_REF, LABEL_REF, CONST}}, \
3007 {"x86_64_szext_general_operand", {CONST_INT, SUBREG, REG, MEM, \
3008 SYMBOL_REF, LABEL_REF, CONST}}, \
3009 {"x86_64_zext_immediate_operand", {CONST_INT, CONST_DOUBLE, CONST, \
3010 SYMBOL_REF, LABEL_REF}}, \
3011 {"shiftdi_operand", {SUBREG, REG, MEM}}, \
3012 {"const_int_1_operand", {CONST_INT}}, \
3013 {"symbolic_operand", {SYMBOL_REF, LABEL_REF, CONST}}, \
3014 {"aligned_operand", {CONST_INT, CONST_DOUBLE, CONST, SYMBOL_REF, \
3015 LABEL_REF, SUBREG, REG, MEM}}, \
3016 {"pic_symbolic_operand", {CONST}}, \
3017 {"call_insn_operand", {REG, SUBREG, MEM, SYMBOL_REF}}, \
3018 {"constant_call_address_operand", {SYMBOL_REF, CONST}}, \
3019 {"const0_operand", {CONST_INT, CONST_DOUBLE}}, \
3020 {"const1_operand", {CONST_INT}}, \
3021 {"const248_operand", {CONST_INT}}, \
3022 {"incdec_operand", {CONST_INT}}, \
3023 {"mmx_reg_operand", {REG}}, \
3024 {"reg_no_sp_operand", {SUBREG, REG}}, \
3025 {"general_no_elim_operand", {CONST_INT, CONST_DOUBLE, CONST, \
3026 SYMBOL_REF, LABEL_REF, SUBREG, REG, MEM}}, \
3027 {"nonmemory_no_elim_operand", {CONST_INT, REG, SUBREG}}, \
3028 {"q_regs_operand", {SUBREG, REG}}, \
3029 {"non_q_regs_operand", {SUBREG, REG}}, \
3030 {"fcmov_comparison_operator", {EQ, NE, LTU, GTU, LEU, GEU, UNORDERED, \
3031 ORDERED, LT, UNLT, GT, UNGT, LE, UNLE, \
3032 GE, UNGE, LTGT, UNEQ}}, \
3033 {"sse_comparison_operator", {EQ, LT, LE, UNORDERED, NE, UNGE, UNGT, \
3034 ORDERED, UNEQ, UNLT, UNLE, LTGT, GE, GT \
3036 {"ix86_comparison_operator", {EQ, NE, LE, LT, GE, GT, LEU, LTU, GEU, \
3037 GTU, UNORDERED, ORDERED, UNLE, UNLT, \
3038 UNGE, UNGT, LTGT, UNEQ }}, \
3039 {"cmp_fp_expander_operand", {CONST_DOUBLE, SUBREG, REG, MEM}}, \
3040 {"ext_register_operand", {SUBREG, REG}}, \
3041 {"binary_fp_operator", {PLUS, MINUS, MULT, DIV}}, \
3042 {"mult_operator", {MULT}}, \
3043 {"div_operator", {DIV}}, \
3044 {"arith_or_logical_operator", {PLUS, MULT, AND, IOR, XOR, SMIN, SMAX, \
3045 UMIN, UMAX, COMPARE, MINUS, DIV, MOD, \
3046 UDIV, UMOD, ASHIFT, ROTATE, ASHIFTRT, \
3047 LSHIFTRT, ROTATERT}}, \
3048 {"promotable_binary_operator", {PLUS, MULT, AND, IOR, XOR, ASHIFT}}, \
3049 {"memory_displacement_operand", {MEM}}, \
3050 {"cmpsi_operand", {CONST_INT, CONST_DOUBLE, CONST, SYMBOL_REF, \
3051 LABEL_REF, SUBREG, REG, MEM, AND}}, \
3052 {"long_memory_operand", {MEM}},
3054 /* A list of predicates that do special things with modes, and so
3055 should not elicit warnings for VOIDmode match_operand. */
3057 #define SPECIAL_MODE_PREDICATES \
3058 "ext_register_operand",
3060 /* CM_32 is used by 32bit ABI
3061 CM_SMALL is small model assuming that all code and data fits in the first
3062 31bits of address space.
3063 CM_KERNEL is model assuming that all code and data fits in the negative
3064 31bits of address space.
3065 CM_MEDIUM is model assuming that code fits in the first 31bits of address
3066 space. Size of data is unlimited.
3067 CM_LARGE is model making no assumptions about size of particular sections.
3069 CM_SMALL_PIC is model for PIC libraries assuming that code+data+got/plt
3070 tables first in 31bits of address space.
3081 /* Size of the RED_ZONE area. */
3082 #define RED_ZONE_SIZE 128
3083 /* Reserved area of the red zone for temporaries. */
3084 #define RED_ZONE_RESERVE 8
3085 extern const char *ix86_debug_arg_string, *ix86_debug_addr_string;
3091 extern const char *ix86_asm_string;
3092 extern enum asm_dialect ix86_asm_dialect;
3093 /* Value of -mcmodel specified by user. */
3094 extern const char *ix86_cmodel_string;
3095 extern enum cmodel ix86_cmodel;
3097 /* Variables in i386.c */
3098 extern const char *ix86_cpu_string; /* for -mcpu=<xxx> */
3099 extern const char *ix86_arch_string; /* for -march=<xxx> */
3100 extern const char *ix86_fpmath_string; /* for -mfpmath=<xxx> */
3101 extern const char *ix86_regparm_string; /* # registers to use to pass args */
3102 extern const char *ix86_align_loops_string; /* power of two alignment for loops */
3103 extern const char *ix86_align_jumps_string; /* power of two alignment for non-loop jumps */
3104 extern const char *ix86_align_funcs_string; /* power of two alignment for functions */
3105 extern const char *ix86_preferred_stack_boundary_string;/* power of two alignment for stack boundary */
3106 extern const char *ix86_branch_cost_string; /* values 1-5: see jump.c */
3107 extern int ix86_regparm; /* ix86_regparm_string as a number */
3108 extern int ix86_preferred_stack_boundary; /* preferred stack boundary alignment in bits */
3109 extern int ix86_branch_cost; /* values 1-5: see jump.c */
3110 extern enum reg_class const regclass_map[FIRST_PSEUDO_REGISTER]; /* smalled class containing REGNO */
3111 extern rtx ix86_compare_op0; /* operand 0 for comparisons */
3112 extern rtx ix86_compare_op1; /* operand 1 for comparisons */
3114 /* To properly truncate FP values into integers, we need to set i387 control
3115 word. We can't emit proper mode switching code before reload, as spills
3116 generated by reload may truncate values incorrectly, but we still can avoid
3117 redundant computation of new control word by the mode switching pass.
3118 The fldcw instructions are still emitted redundantly, but this is probably
3119 not going to be noticeable problem, as most CPUs do have fast path for
3122 The machinery is to emit simple truncation instructions and split them
3123 before reload to instructions having USEs of two memory locations that
3124 are filled by this code to old and new control word.
3126 Post-reload pass may be later used to eliminate the redundant fildcw if
3129 enum fp_cw_mode {FP_CW_STORED, FP_CW_UNINITIALIZED, FP_CW_ANY};
3131 /* Define this macro if the port needs extra instructions inserted
3132 for mode switching in an optimizing compilation. */
3134 #define OPTIMIZE_MODE_SWITCHING(ENTITY) 1
3136 /* If you define `OPTIMIZE_MODE_SWITCHING', you have to define this as
3137 initializer for an array of integers. Each initializer element N
3138 refers to an entity that needs mode switching, and specifies the
3139 number of different modes that might need to be set for this
3140 entity. The position of the initializer in the initializer -
3141 starting counting at zero - determines the integer that is used to
3142 refer to the mode-switched entity in question. */
3144 #define NUM_MODES_FOR_MODE_SWITCHING { FP_CW_ANY }
3146 /* ENTITY is an integer specifying a mode-switched entity. If
3147 `OPTIMIZE_MODE_SWITCHING' is defined, you must define this macro to
3148 return an integer value not larger than the corresponding element
3149 in `NUM_MODES_FOR_MODE_SWITCHING', to denote the mode that ENTITY
3150 must be switched into prior to the execution of INSN. */
3152 #define MODE_NEEDED(ENTITY, I) \
3153 (GET_CODE (I) == CALL_INSN \
3154 || (GET_CODE (I) == INSN && (asm_noperands (PATTERN (I)) >= 0 \
3155 || GET_CODE (PATTERN (I)) == ASM_INPUT))\
3156 ? FP_CW_UNINITIALIZED \
3157 : recog_memoized (I) < 0 || get_attr_type (I) != TYPE_FISTP \
3161 /* This macro specifies the order in which modes for ENTITY are
3162 processed. 0 is the highest priority. */
3164 #define MODE_PRIORITY_TO_MODE(ENTITY, N) (N)
3166 /* Generate one or more insns to set ENTITY to MODE. HARD_REG_LIVE
3167 is the set of hard registers live at the point where the insn(s)
3168 are to be inserted. */
3170 #define EMIT_MODE_SET(ENTITY, MODE, HARD_REGS_LIVE) \
3171 ((MODE) == FP_CW_STORED \
3172 ? emit_i387_cw_initialization (assign_386_stack_local (HImode, 1), \
3173 assign_386_stack_local (HImode, 2)), 0\
3176 /* Avoid renaming of stack registers, as doing so in combination with
3177 scheduling just increases amount of live registers at time and in
3178 the turn amount of fxch instructions needed.
3180 ??? Maybe Pentium chips benefits from renaming, someone can try... */
3182 #define HARD_REGNO_RENAME_OK(SRC, TARGET) \
3183 ((SRC) < FIRST_STACK_REG || (SRC) > LAST_STACK_REG)