1 /* Definitions of target machine for GNU compiler, for Sun SPARC.
2 Copyright (C) 1987, 1988, 1989, 1992, 1994, 1995, 1996, 1997, 1998, 1999
3 2000, 2001, 2002, 2003, 2004, 2005, 2006 Free Software Foundation, Inc.
4 Contributed by Michael Tiemann (tiemann@cygnus.com).
5 64-bit SPARC-V9 support by Michael Tiemann, Jim Wilson, and Doug Evans,
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 2, or (at your option)
15 GCC is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING. If not, write to
22 the Free Software Foundation, 51 Franklin Street, Fifth Floor,
23 Boston, MA 02110-1301, USA. */
25 #include "config/vxworks-dummy.h"
27 /* Note that some other tm.h files include this one and then override
28 whatever definitions are necessary. */
30 /* Define the specific costs for a given cpu */
32 struct processor_costs {
36 /* Integer signed load */
39 /* Integer zeroed load */
45 /* fmov, fneg, fabs */
49 const int float_plusminus;
55 const int float_cmove;
61 const int float_div_sf;
64 const int float_div_df;
67 const int float_sqrt_sf;
70 const int float_sqrt_df;
78 /* integer multiply cost for each bit set past the most
79 significant 3, so the formula for multiply cost becomes:
82 highest_bit = highest_clear_bit(rs1);
84 highest_bit = highest_set_bit(rs1);
87 cost = int_mul{,X} + ((highest_bit - 3) / int_mul_bit_factor);
89 A value of zero indicates that the multiply costs is fixed,
91 const int int_mul_bit_factor;
102 /* penalty for shifts, due to scheduling rules etc. */
103 const int shift_penalty;
106 extern const struct processor_costs *sparc_costs;
108 /* Target CPU builtins. FIXME: Defining sparc is for the benefit of
109 Solaris only; otherwise just define __sparc__. Sadly the headers
110 are such a mess there is no Solaris-specific header. */
111 #define TARGET_CPU_CPP_BUILTINS() \
114 builtin_define_std ("sparc"); \
117 builtin_assert ("cpu=sparc64"); \
118 builtin_assert ("machine=sparc64"); \
122 builtin_assert ("cpu=sparc"); \
123 builtin_assert ("machine=sparc"); \
128 /* Specify this in a cover file to provide bi-architecture (32/64) support. */
129 /* #define SPARC_BI_ARCH */
131 /* Macro used later in this file to determine default architecture. */
132 #define DEFAULT_ARCH32_P ((TARGET_DEFAULT & MASK_64BIT) == 0)
134 /* TARGET_ARCH{32,64} are the main macros to decide which of the two
135 architectures to compile for. We allow targets to choose compile time or
136 runtime selection. */
138 #if defined(__sparcv9) || defined(__arch64__)
139 #define TARGET_ARCH32 0
141 #define TARGET_ARCH32 1
145 #define TARGET_ARCH32 (! TARGET_64BIT)
147 #define TARGET_ARCH32 (DEFAULT_ARCH32_P)
148 #endif /* SPARC_BI_ARCH */
149 #endif /* IN_LIBGCC2 */
150 #define TARGET_ARCH64 (! TARGET_ARCH32)
152 /* Code model selection in 64-bit environment.
154 The machine mode used for addresses is 32-bit wide:
156 TARGET_CM_32: 32-bit address space.
157 It is the code model used when generating 32-bit code.
159 The machine mode used for addresses is 64-bit wide:
161 TARGET_CM_MEDLOW: 32-bit address space.
162 The executable must be in the low 32 bits of memory.
163 This avoids generating %uhi and %ulo terms. Programs
164 can be statically or dynamically linked.
166 TARGET_CM_MEDMID: 44-bit address space.
167 The executable must be in the low 44 bits of memory,
168 and the %[hml]44 terms are used. The text and data
169 segments have a maximum size of 2GB (31-bit span).
170 The maximum offset from any instruction to the label
171 _GLOBAL_OFFSET_TABLE_ is 2GB (31-bit span).
173 TARGET_CM_MEDANY: 64-bit address space.
174 The text and data segments have a maximum size of 2GB
175 (31-bit span) and may be located anywhere in memory.
176 The maximum offset from any instruction to the label
177 _GLOBAL_OFFSET_TABLE_ is 2GB (31-bit span).
179 TARGET_CM_EMBMEDANY: 64-bit address space.
180 The text and data segments have a maximum size of 2GB
181 (31-bit span) and may be located anywhere in memory.
182 The global register %g4 contains the start address of
183 the data segment. Programs are statically linked and
184 PIC is not supported.
186 Different code models are not supported in 32-bit environment. */
197 extern enum cmodel sparc_cmodel;
199 /* V9 code model selection. */
200 #define TARGET_CM_MEDLOW (sparc_cmodel == CM_MEDLOW)
201 #define TARGET_CM_MEDMID (sparc_cmodel == CM_MEDMID)
202 #define TARGET_CM_MEDANY (sparc_cmodel == CM_MEDANY)
203 #define TARGET_CM_EMBMEDANY (sparc_cmodel == CM_EMBMEDANY)
205 #define SPARC_DEFAULT_CMODEL CM_32
207 /* The SPARC-V9 architecture defines a relaxed memory ordering model (RMO)
208 which requires the following macro to be true if enabled. Prior to V9,
209 there are no instructions to even talk about memory synchronization.
210 Note that the UltraSPARC III processors don't implement RMO, unlike the
211 UltraSPARC II processors. Niagara does not implement RMO either.
213 Default to false; for example, Solaris never enables RMO, only ever uses
214 total memory ordering (TMO). */
215 #define SPARC_RELAXED_ORDERING false
217 /* Do not use the .note.GNU-stack convention by default. */
218 #define NEED_INDICATE_EXEC_STACK 0
220 /* This is call-clobbered in the normal ABI, but is reserved in the
221 home grown (aka upward compatible) embedded ABI. */
222 #define EMBMEDANY_BASE_REG "%g4"
224 /* Values of TARGET_CPU_DEFAULT, set via -D in the Makefile,
225 and specified by the user via --with-cpu=foo.
226 This specifies the cpu implementation, not the architecture size. */
227 /* Note that TARGET_CPU_v9 is assumed to start the list of 64-bit
229 #define TARGET_CPU_sparc 0
230 #define TARGET_CPU_v7 0 /* alias for previous */
231 #define TARGET_CPU_sparclet 1
232 #define TARGET_CPU_sparclite 2
233 #define TARGET_CPU_v8 3 /* generic v8 implementation */
234 #define TARGET_CPU_supersparc 4
235 #define TARGET_CPU_hypersparc 5
236 #define TARGET_CPU_sparc86x 6
237 #define TARGET_CPU_sparclite86x 6
238 #define TARGET_CPU_v9 7 /* generic v9 implementation */
239 #define TARGET_CPU_sparcv9 7 /* alias */
240 #define TARGET_CPU_sparc64 7 /* alias */
241 #define TARGET_CPU_ultrasparc 8
242 #define TARGET_CPU_ultrasparc3 9
243 #define TARGET_CPU_niagara 10
245 #if TARGET_CPU_DEFAULT == TARGET_CPU_v9 \
246 || TARGET_CPU_DEFAULT == TARGET_CPU_ultrasparc \
247 || TARGET_CPU_DEFAULT == TARGET_CPU_ultrasparc3 \
248 || TARGET_CPU_DEFAULT == TARGET_CPU_niagara
250 #define CPP_CPU32_DEFAULT_SPEC ""
251 #define ASM_CPU32_DEFAULT_SPEC ""
253 #if TARGET_CPU_DEFAULT == TARGET_CPU_v9
254 /* ??? What does Sun's CC pass? */
255 #define CPP_CPU64_DEFAULT_SPEC "-D__sparc_v9__"
256 /* ??? It's not clear how other assemblers will handle this, so by default
257 use GAS. Sun's Solaris assembler recognizes -xarch=v8plus, but this case
258 is handled in sol2.h. */
259 #define ASM_CPU64_DEFAULT_SPEC "-Av9"
261 #if TARGET_CPU_DEFAULT == TARGET_CPU_ultrasparc
262 #define CPP_CPU64_DEFAULT_SPEC "-D__sparc_v9__"
263 #define ASM_CPU64_DEFAULT_SPEC "-Av9a"
265 #if TARGET_CPU_DEFAULT == TARGET_CPU_ultrasparc3
266 #define CPP_CPU64_DEFAULT_SPEC "-D__sparc_v9__"
267 #define ASM_CPU64_DEFAULT_SPEC "-Av9b"
269 #if TARGET_CPU_DEFAULT == TARGET_CPU_niagara
270 #define CPP_CPU64_DEFAULT_SPEC "-D__sparc_v9__"
271 #define ASM_CPU64_DEFAULT_SPEC "-Av9b"
276 #define CPP_CPU64_DEFAULT_SPEC ""
277 #define ASM_CPU64_DEFAULT_SPEC ""
279 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparc \
280 || TARGET_CPU_DEFAULT == TARGET_CPU_v8
281 #define CPP_CPU32_DEFAULT_SPEC ""
282 #define ASM_CPU32_DEFAULT_SPEC ""
285 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparclet
286 #define CPP_CPU32_DEFAULT_SPEC "-D__sparclet__"
287 #define ASM_CPU32_DEFAULT_SPEC "-Asparclet"
290 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparclite
291 #define CPP_CPU32_DEFAULT_SPEC "-D__sparclite__"
292 #define ASM_CPU32_DEFAULT_SPEC "-Asparclite"
295 #if TARGET_CPU_DEFAULT == TARGET_CPU_supersparc
296 #define CPP_CPU32_DEFAULT_SPEC "-D__supersparc__ -D__sparc_v8__"
297 #define ASM_CPU32_DEFAULT_SPEC ""
300 #if TARGET_CPU_DEFAULT == TARGET_CPU_hypersparc
301 #define CPP_CPU32_DEFAULT_SPEC "-D__hypersparc__ -D__sparc_v8__"
302 #define ASM_CPU32_DEFAULT_SPEC ""
305 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparclite86x
306 #define CPP_CPU32_DEFAULT_SPEC "-D__sparclite86x__"
307 #define ASM_CPU32_DEFAULT_SPEC "-Asparclite"
312 #if !defined(CPP_CPU32_DEFAULT_SPEC) || !defined(CPP_CPU64_DEFAULT_SPEC)
313 #error Unrecognized value in TARGET_CPU_DEFAULT.
318 #define CPP_CPU_DEFAULT_SPEC \
319 (DEFAULT_ARCH32_P ? "\
320 %{m64:" CPP_CPU64_DEFAULT_SPEC "} \
321 %{!m64:" CPP_CPU32_DEFAULT_SPEC "} \
323 %{m32:" CPP_CPU32_DEFAULT_SPEC "} \
324 %{!m32:" CPP_CPU64_DEFAULT_SPEC "} \
326 #define ASM_CPU_DEFAULT_SPEC \
327 (DEFAULT_ARCH32_P ? "\
328 %{m64:" ASM_CPU64_DEFAULT_SPEC "} \
329 %{!m64:" ASM_CPU32_DEFAULT_SPEC "} \
331 %{m32:" ASM_CPU32_DEFAULT_SPEC "} \
332 %{!m32:" ASM_CPU64_DEFAULT_SPEC "} \
335 #else /* !SPARC_BI_ARCH */
337 #define CPP_CPU_DEFAULT_SPEC (DEFAULT_ARCH32_P ? CPP_CPU32_DEFAULT_SPEC : CPP_CPU64_DEFAULT_SPEC)
338 #define ASM_CPU_DEFAULT_SPEC (DEFAULT_ARCH32_P ? ASM_CPU32_DEFAULT_SPEC : ASM_CPU64_DEFAULT_SPEC)
340 #endif /* !SPARC_BI_ARCH */
342 /* Define macros to distinguish architectures. */
344 /* Common CPP definitions used by CPP_SPEC amongst the various targets
345 for handling -mcpu=xxx switches. */
346 #define CPP_CPU_SPEC "\
347 %{msoft-float:-D_SOFT_FLOAT} \
349 %{msparclite:-D__sparclite__} \
350 %{mf930:-D__sparclite__} %{mf934:-D__sparclite__} \
351 %{mv8:-D__sparc_v8__} \
352 %{msupersparc:-D__supersparc__ -D__sparc_v8__} \
353 %{mcpu=sparclet:-D__sparclet__} %{mcpu=tsc701:-D__sparclet__} \
354 %{mcpu=sparclite:-D__sparclite__} \
355 %{mcpu=f930:-D__sparclite__} %{mcpu=f934:-D__sparclite__} \
356 %{mcpu=v8:-D__sparc_v8__} \
357 %{mcpu=supersparc:-D__supersparc__ -D__sparc_v8__} \
358 %{mcpu=hypersparc:-D__hypersparc__ -D__sparc_v8__} \
359 %{mcpu=sparclite86x:-D__sparclite86x__} \
360 %{mcpu=v9:-D__sparc_v9__} \
361 %{mcpu=ultrasparc:-D__sparc_v9__} \
362 %{mcpu=ultrasparc3:-D__sparc_v9__} \
363 %{mcpu=niagara:-D__sparc_v9__} \
364 %{!mcpu*:%{!mcypress:%{!msparclite:%{!mf930:%{!mf934:%{!mv8:%{!msupersparc:%(cpp_cpu_default)}}}}}}} \
366 #define CPP_ARCH32_SPEC ""
367 #define CPP_ARCH64_SPEC "-D__arch64__"
369 #define CPP_ARCH_DEFAULT_SPEC \
370 (DEFAULT_ARCH32_P ? CPP_ARCH32_SPEC : CPP_ARCH64_SPEC)
372 #define CPP_ARCH_SPEC "\
373 %{m32:%(cpp_arch32)} \
374 %{m64:%(cpp_arch64)} \
375 %{!m32:%{!m64:%(cpp_arch_default)}} \
378 /* Macros to distinguish endianness. */
379 #define CPP_ENDIAN_SPEC "\
380 %{mlittle-endian:-D__LITTLE_ENDIAN__} \
381 %{mlittle-endian-data:-D__LITTLE_ENDIAN_DATA__}"
383 /* Macros to distinguish the particular subtarget. */
384 #define CPP_SUBTARGET_SPEC ""
386 #define CPP_SPEC "%(cpp_cpu) %(cpp_arch) %(cpp_endian) %(cpp_subtarget)"
388 /* Prevent error on `-sun4' and `-target sun4' options. */
389 /* This used to translate -dalign to -malign, but that is no good
390 because it can't turn off the usual meaning of making debugging dumps. */
391 /* Translate old style -m<cpu> into new style -mcpu=<cpu>.
392 ??? Delete support for -m<cpu> for 2.9. */
395 %{sun4:} %{target:} \
396 %{mcypress:-mcpu=cypress} \
397 %{msparclite:-mcpu=sparclite} %{mf930:-mcpu=f930} %{mf934:-mcpu=f934} \
398 %{mv8:-mcpu=v8} %{msupersparc:-mcpu=supersparc} \
401 /* Override in target specific files. */
402 #define ASM_CPU_SPEC "\
403 %{mcpu=sparclet:-Asparclet} %{mcpu=tsc701:-Asparclet} \
404 %{msparclite:-Asparclite} \
405 %{mf930:-Asparclite} %{mf934:-Asparclite} \
406 %{mcpu=sparclite:-Asparclite} \
407 %{mcpu=sparclite86x:-Asparclite} \
408 %{mcpu=f930:-Asparclite} %{mcpu=f934:-Asparclite} \
409 %{mv8plus:-Av8plus} \
411 %{mcpu=ultrasparc:%{!mv8plus:-Av9a}} \
412 %{mcpu=ultrasparc3:%{!mv8plus:-Av9b}} \
413 %{mcpu=niagara:%{!mv8plus:-Av9b}} \
414 %{!mcpu*:%{!mcypress:%{!msparclite:%{!mf930:%{!mf934:%{!mv8:%{!msupersparc:%(asm_cpu_default)}}}}}}} \
417 /* Word size selection, among other things.
418 This is what GAS uses. Add %(asm_arch) to ASM_SPEC to enable. */
420 #define ASM_ARCH32_SPEC "-32"
421 #ifdef HAVE_AS_REGISTER_PSEUDO_OP
422 #define ASM_ARCH64_SPEC "-64 -no-undeclared-regs"
424 #define ASM_ARCH64_SPEC "-64"
426 #define ASM_ARCH_DEFAULT_SPEC \
427 (DEFAULT_ARCH32_P ? ASM_ARCH32_SPEC : ASM_ARCH64_SPEC)
429 #define ASM_ARCH_SPEC "\
430 %{m32:%(asm_arch32)} \
431 %{m64:%(asm_arch64)} \
432 %{!m32:%{!m64:%(asm_arch_default)}} \
435 #ifdef HAVE_AS_RELAX_OPTION
436 #define ASM_RELAX_SPEC "%{!mno-relax:-relax}"
438 #define ASM_RELAX_SPEC ""
441 /* Special flags to the Sun-4 assembler when using pipe for input. */
444 %{R} %{!pg:%{!p:%{fpic|fPIC|fpie|fPIE:-k}}} %{keep-local-as-symbols:-L} \
445 %(asm_cpu) %(asm_relax)"
447 #define AS_NEEDS_DASH_FOR_PIPED_INPUT
449 /* This macro defines names of additional specifications to put in the specs
450 that can be used in various specifications like CC1_SPEC. Its definition
451 is an initializer with a subgrouping for each command option.
453 Each subgrouping contains a string constant, that defines the
454 specification name, and a string constant that used by the GCC driver
457 Do not define this macro if it does not need to do anything. */
459 #define EXTRA_SPECS \
460 { "cpp_cpu", CPP_CPU_SPEC }, \
461 { "cpp_cpu_default", CPP_CPU_DEFAULT_SPEC }, \
462 { "cpp_arch32", CPP_ARCH32_SPEC }, \
463 { "cpp_arch64", CPP_ARCH64_SPEC }, \
464 { "cpp_arch_default", CPP_ARCH_DEFAULT_SPEC },\
465 { "cpp_arch", CPP_ARCH_SPEC }, \
466 { "cpp_endian", CPP_ENDIAN_SPEC }, \
467 { "cpp_subtarget", CPP_SUBTARGET_SPEC }, \
468 { "asm_cpu", ASM_CPU_SPEC }, \
469 { "asm_cpu_default", ASM_CPU_DEFAULT_SPEC }, \
470 { "asm_arch32", ASM_ARCH32_SPEC }, \
471 { "asm_arch64", ASM_ARCH64_SPEC }, \
472 { "asm_relax", ASM_RELAX_SPEC }, \
473 { "asm_arch_default", ASM_ARCH_DEFAULT_SPEC },\
474 { "asm_arch", ASM_ARCH_SPEC }, \
475 SUBTARGET_EXTRA_SPECS
477 #define SUBTARGET_EXTRA_SPECS
479 /* Because libgcc can generate references back to libc (via .umul etc.) we have
480 to list libc again after the second libgcc. */
481 #define LINK_GCC_C_SEQUENCE_SPEC "%G %L %G %L"
484 #define PTRDIFF_TYPE (TARGET_ARCH64 ? "long int" : "int")
485 #define SIZE_TYPE (TARGET_ARCH64 ? "long unsigned int" : "unsigned int")
487 /* ??? This should be 32 bits for v9 but what can we do? */
488 #define WCHAR_TYPE "short unsigned int"
489 #define WCHAR_TYPE_SIZE 16
491 /* Show we can debug even without a frame pointer. */
492 #define CAN_DEBUG_WITHOUT_FP
494 /* Option handling. */
496 #define OVERRIDE_OPTIONS sparc_override_options ()
498 /* Mask of all CPU selection flags. */
500 (MASK_V8 + MASK_SPARCLITE + MASK_SPARCLET + MASK_V9 + MASK_DEPRECATED_V8_INSNS)
502 /* TARGET_HARD_MUL: Use hardware multiply instructions but not %y.
503 TARGET_HARD_MUL32: Use hardware multiply instructions with rd %y
504 to get high 32 bits. False in V8+ or V9 because multiply stores
505 a 64-bit result in a register. */
507 #define TARGET_HARD_MUL32 \
508 ((TARGET_V8 || TARGET_SPARCLITE \
509 || TARGET_SPARCLET || TARGET_DEPRECATED_V8_INSNS) \
510 && ! TARGET_V8PLUS && TARGET_ARCH32)
512 #define TARGET_HARD_MUL \
513 (TARGET_V8 || TARGET_SPARCLITE || TARGET_SPARCLET \
514 || TARGET_DEPRECATED_V8_INSNS || TARGET_V8PLUS)
516 /* MASK_APP_REGS must always be the default because that's what
517 FIXED_REGISTERS is set to and -ffixed- is processed before
518 CONDITIONAL_REGISTER_USAGE is called (where we process -mno-app-regs). */
519 #define TARGET_DEFAULT (MASK_APP_REGS + MASK_FPU)
522 These must match the values for the cpu attribute in sparc.md. */
523 enum processor_type {
527 PROCESSOR_SUPERSPARC,
531 PROCESSOR_HYPERSPARC,
532 PROCESSOR_SPARCLITE86X,
536 PROCESSOR_ULTRASPARC,
537 PROCESSOR_ULTRASPARC3,
541 /* This is set from -m{cpu,tune}=xxx. */
542 extern enum processor_type sparc_cpu;
544 /* Recast the cpu class to be the cpu attribute.
545 Every file includes us, but not every file includes insn-attr.h. */
546 #define sparc_cpu_attr ((enum attr_cpu) sparc_cpu)
548 /* Support for a compile-time default CPU, et cetera. The rules are:
549 --with-cpu is ignored if -mcpu is specified.
550 --with-tune is ignored if -mtune is specified.
551 --with-float is ignored if -mhard-float, -msoft-float, -mfpu, or -mno-fpu
553 #define OPTION_DEFAULT_SPECS \
554 {"cpu", "%{!mcpu=*:-mcpu=%(VALUE)}" }, \
555 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }, \
556 {"float", "%{!msoft-float:%{!mhard-float:%{!fpu:%{!no-fpu:-m%(VALUE)-float}}}}" }
558 /* sparc_select[0] is reserved for the default cpu. */
559 struct sparc_cpu_select
562 const char *const name;
563 const int set_tune_p;
564 const int set_arch_p;
567 extern struct sparc_cpu_select sparc_select[];
569 /* target machine storage layout */
571 /* Define this if most significant bit is lowest numbered
572 in instructions that operate on numbered bit-fields. */
573 #define BITS_BIG_ENDIAN 1
575 /* Define this if most significant byte of a word is the lowest numbered. */
576 #define BYTES_BIG_ENDIAN 1
578 /* Define this if most significant word of a multiword number is the lowest
580 #define WORDS_BIG_ENDIAN 1
582 /* Define this to set the endianness to use in libgcc2.c, which can
583 not depend on target_flags. */
584 #if defined (__LITTLE_ENDIAN__) || defined(__LITTLE_ENDIAN_DATA__)
585 #define LIBGCC2_WORDS_BIG_ENDIAN 0
587 #define LIBGCC2_WORDS_BIG_ENDIAN 1
590 #define MAX_BITS_PER_WORD 64
592 /* Width of a word, in units (bytes). */
593 #define UNITS_PER_WORD (TARGET_ARCH64 ? 8 : 4)
595 #define MIN_UNITS_PER_WORD UNITS_PER_WORD
597 #define MIN_UNITS_PER_WORD 4
600 #define UNITS_PER_SIMD_WORD (TARGET_VIS ? 8 : UNITS_PER_WORD)
602 /* Now define the sizes of the C data types. */
604 #define SHORT_TYPE_SIZE 16
605 #define INT_TYPE_SIZE 32
606 #define LONG_TYPE_SIZE (TARGET_ARCH64 ? 64 : 32)
607 #define LONG_LONG_TYPE_SIZE 64
608 #define FLOAT_TYPE_SIZE 32
609 #define DOUBLE_TYPE_SIZE 64
610 /* LONG_DOUBLE_TYPE_SIZE is defined per OS even though the
611 SPARC ABI says that it is 128-bit wide. */
612 /* #define LONG_DOUBLE_TYPE_SIZE 128 */
614 /* Width in bits of a pointer.
615 See also the macro `Pmode' defined below. */
616 #define POINTER_SIZE (TARGET_PTR64 ? 64 : 32)
618 /* If we have to extend pointers (only when TARGET_ARCH64 and not
619 TARGET_PTR64), we want to do it unsigned. This macro does nothing
620 if ptr_mode and Pmode are the same. */
621 #define POINTERS_EXTEND_UNSIGNED 1
623 /* For TARGET_ARCH64 we need this, as we don't have instructions
624 for arithmetic operations which do zero/sign extension at the same time,
625 so without this we end up with a srl/sra after every assignment to an
626 user variable, which means very very bad code. */
627 #define PROMOTE_FUNCTION_MODE(MODE, UNSIGNEDP, TYPE) \
629 && GET_MODE_CLASS (MODE) == MODE_INT \
630 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
633 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
634 #define PARM_BOUNDARY (TARGET_ARCH64 ? 64 : 32)
636 /* Boundary (in *bits*) on which stack pointer should be aligned. */
637 /* FIXME, this is wrong when TARGET_ARCH64 and TARGET_STACK_BIAS, because
638 then %sp+2047 is 128-bit aligned so %sp is really only byte-aligned. */
639 #define STACK_BOUNDARY (TARGET_ARCH64 ? 128 : 64)
640 /* Temporary hack until the FIXME above is fixed. */
641 #define SPARC_STACK_BOUNDARY_HACK (TARGET_ARCH64 && TARGET_STACK_BIAS)
643 /* ALIGN FRAMES on double word boundaries */
645 #define SPARC_STACK_ALIGN(LOC) \
646 (TARGET_ARCH64 ? (((LOC)+15) & ~15) : (((LOC)+7) & ~7))
648 /* Allocation boundary (in *bits*) for the code of a function. */
649 #define FUNCTION_BOUNDARY 32
651 /* Alignment of field after `int : 0' in a structure. */
652 #define EMPTY_FIELD_BOUNDARY (TARGET_ARCH64 ? 64 : 32)
654 /* Every structure's size must be a multiple of this. */
655 #define STRUCTURE_SIZE_BOUNDARY 8
657 /* A bit-field declared as `int' forces `int' alignment for the struct. */
658 #define PCC_BITFIELD_TYPE_MATTERS 1
660 /* No data type wants to be aligned rounder than this. */
661 #define BIGGEST_ALIGNMENT (TARGET_ARCH64 ? 128 : 64)
663 /* The best alignment to use in cases where we have a choice. */
664 #define FASTEST_ALIGNMENT 64
666 /* Define this macro as an expression for the alignment of a structure
667 (given by STRUCT as a tree node) if the alignment computed in the
668 usual way is COMPUTED and the alignment explicitly specified was
671 The default is to use SPECIFIED if it is larger; otherwise, use
672 the smaller of COMPUTED and `BIGGEST_ALIGNMENT' */
673 #define ROUND_TYPE_ALIGN(STRUCT, COMPUTED, SPECIFIED) \
674 (TARGET_FASTER_STRUCTS ? \
675 ((TREE_CODE (STRUCT) == RECORD_TYPE \
676 || TREE_CODE (STRUCT) == UNION_TYPE \
677 || TREE_CODE (STRUCT) == QUAL_UNION_TYPE) \
678 && TYPE_FIELDS (STRUCT) != 0 \
679 ? MAX (MAX ((COMPUTED), (SPECIFIED)), BIGGEST_ALIGNMENT) \
680 : MAX ((COMPUTED), (SPECIFIED))) \
681 : MAX ((COMPUTED), (SPECIFIED)))
683 /* Make strings word-aligned so strcpy from constants will be faster. */
684 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
685 ((TREE_CODE (EXP) == STRING_CST \
686 && (ALIGN) < FASTEST_ALIGNMENT) \
687 ? FASTEST_ALIGNMENT : (ALIGN))
689 /* Make arrays of chars word-aligned for the same reasons. */
690 #define DATA_ALIGNMENT(TYPE, ALIGN) \
691 (TREE_CODE (TYPE) == ARRAY_TYPE \
692 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
693 && (ALIGN) < FASTEST_ALIGNMENT ? FASTEST_ALIGNMENT : (ALIGN))
695 /* Set this nonzero if move instructions will actually fail to work
696 when given unaligned data. */
697 #define STRICT_ALIGNMENT 1
699 /* Things that must be doubleword aligned cannot go in the text section,
700 because the linker fails to align the text section enough!
701 Put them in the data section. This macro is only used in this file. */
702 #define MAX_TEXT_ALIGN 32
704 /* Standard register usage. */
706 /* Number of actual hardware registers.
707 The hardware registers are assigned numbers for the compiler
708 from 0 to just below FIRST_PSEUDO_REGISTER.
709 All registers that the compiler knows about must be given numbers,
710 even those that are not normally considered general registers.
712 SPARC has 32 integer registers and 32 floating point registers.
713 64-bit SPARC has 32 additional fp regs, but the odd numbered ones are not
714 accessible. We still account for them to simplify register computations
715 (e.g.: in CLASS_MAX_NREGS). There are also 4 fp condition code registers, so
717 Register 100 is used as the integer condition code register.
718 Register 101 is used as the soft frame pointer register. */
720 #define FIRST_PSEUDO_REGISTER 102
722 #define SPARC_FIRST_FP_REG 32
723 /* Additional V9 fp regs. */
724 #define SPARC_FIRST_V9_FP_REG 64
725 #define SPARC_LAST_V9_FP_REG 95
726 /* V9 %fcc[0123]. V8 uses (figuratively) %fcc0. */
727 #define SPARC_FIRST_V9_FCC_REG 96
728 #define SPARC_LAST_V9_FCC_REG 99
730 #define SPARC_FCC_REG 96
731 /* Integer CC reg. We don't distinguish %icc from %xcc. */
732 #define SPARC_ICC_REG 100
734 /* Nonzero if REGNO is an fp reg. */
735 #define SPARC_FP_REG_P(REGNO) \
736 ((REGNO) >= SPARC_FIRST_FP_REG && (REGNO) <= SPARC_LAST_V9_FP_REG)
738 /* Argument passing regs. */
739 #define SPARC_OUTGOING_INT_ARG_FIRST 8
740 #define SPARC_INCOMING_INT_ARG_FIRST 24
741 #define SPARC_FP_ARG_FIRST 32
743 /* 1 for registers that have pervasive standard uses
744 and are not available for the register allocator.
747 g1 is free to use as temporary.
748 g2-g4 are reserved for applications. Gcc normally uses them as
749 temporaries, but this can be disabled via the -mno-app-regs option.
750 g5 through g7 are reserved for the operating system.
753 g1,g5 are free to use as temporaries, and are free to use between calls
754 if the call is to an external function via the PLT.
755 g4 is free to use as a temporary in the non-embedded case.
756 g4 is reserved in the embedded case.
757 g2-g3 are reserved for applications. Gcc normally uses them as
758 temporaries, but this can be disabled via the -mno-app-regs option.
759 g6-g7 are reserved for the operating system (or application in
761 ??? Register 1 is used as a temporary by the 64 bit sethi pattern, so must
762 currently be a fixed register until this pattern is rewritten.
763 Register 1 is also used when restoring call-preserved registers in large
766 Registers fixed in arch32 and not arch64 (or vice-versa) are marked in
767 CONDITIONAL_REGISTER_USAGE in order to properly handle -ffixed-.
770 #define FIXED_REGISTERS \
771 {1, 0, 2, 2, 2, 2, 1, 1, \
772 0, 0, 0, 0, 0, 0, 1, 0, \
773 0, 0, 0, 0, 0, 0, 0, 0, \
774 0, 0, 0, 0, 0, 0, 1, 1, \
776 0, 0, 0, 0, 0, 0, 0, 0, \
777 0, 0, 0, 0, 0, 0, 0, 0, \
778 0, 0, 0, 0, 0, 0, 0, 0, \
779 0, 0, 0, 0, 0, 0, 0, 0, \
781 0, 0, 0, 0, 0, 0, 0, 0, \
782 0, 0, 0, 0, 0, 0, 0, 0, \
783 0, 0, 0, 0, 0, 0, 0, 0, \
784 0, 0, 0, 0, 0, 0, 0, 0, \
788 /* 1 for registers not available across function calls.
789 These must include the FIXED_REGISTERS and also any
790 registers that can be used without being saved.
791 The latter must include the registers where values are returned
792 and the register where structure-value addresses are passed.
793 Aside from that, you can include as many other registers as you like. */
795 #define CALL_USED_REGISTERS \
796 {1, 1, 1, 1, 1, 1, 1, 1, \
797 1, 1, 1, 1, 1, 1, 1, 1, \
798 0, 0, 0, 0, 0, 0, 0, 0, \
799 0, 0, 0, 0, 0, 0, 1, 1, \
801 1, 1, 1, 1, 1, 1, 1, 1, \
802 1, 1, 1, 1, 1, 1, 1, 1, \
803 1, 1, 1, 1, 1, 1, 1, 1, \
804 1, 1, 1, 1, 1, 1, 1, 1, \
806 1, 1, 1, 1, 1, 1, 1, 1, \
807 1, 1, 1, 1, 1, 1, 1, 1, \
808 1, 1, 1, 1, 1, 1, 1, 1, \
809 1, 1, 1, 1, 1, 1, 1, 1, \
813 /* If !TARGET_FPU, then make the fp registers and fp cc regs fixed so that
814 they won't be allocated. */
816 #define CONDITIONAL_REGISTER_USAGE \
819 if (PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
821 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
822 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
824 /* If the user has passed -f{fixed,call-{used,saved}}-g5 */ \
825 /* then honor it. */ \
826 if (TARGET_ARCH32 && fixed_regs[5]) \
828 else if (TARGET_ARCH64 && fixed_regs[5] == 2) \
833 for (regno = SPARC_FIRST_V9_FP_REG; \
834 regno <= SPARC_LAST_V9_FP_REG; \
836 fixed_regs[regno] = 1; \
837 /* %fcc0 is used by v8 and v9. */ \
838 for (regno = SPARC_FIRST_V9_FCC_REG + 1; \
839 regno <= SPARC_LAST_V9_FCC_REG; \
841 fixed_regs[regno] = 1; \
846 for (regno = 32; regno < SPARC_LAST_V9_FCC_REG; regno++) \
847 fixed_regs[regno] = 1; \
849 /* If the user has passed -f{fixed,call-{used,saved}}-g2 */ \
850 /* then honor it. Likewise with g3 and g4. */ \
851 if (fixed_regs[2] == 2) \
852 fixed_regs[2] = ! TARGET_APP_REGS; \
853 if (fixed_regs[3] == 2) \
854 fixed_regs[3] = ! TARGET_APP_REGS; \
855 if (TARGET_ARCH32 && fixed_regs[4] == 2) \
856 fixed_regs[4] = ! TARGET_APP_REGS; \
857 else if (TARGET_CM_EMBMEDANY) \
859 else if (fixed_regs[4] == 2) \
864 /* Return number of consecutive hard regs needed starting at reg REGNO
865 to hold something of mode MODE.
866 This is ordinarily the length in words of a value of mode MODE
867 but can be less for certain modes in special long registers.
869 On SPARC, ordinary registers hold 32 bits worth;
870 this means both integer and floating point registers.
871 On v9, integer regs hold 64 bits worth; floating point regs hold
872 32 bits worth (this includes the new fp regs as even the odd ones are
873 included in the hard register count). */
875 #define HARD_REGNO_NREGS(REGNO, MODE) \
877 ? ((REGNO) < 32 || (REGNO) == FRAME_POINTER_REGNUM \
878 ? (GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD \
879 : (GET_MODE_SIZE (MODE) + 3) / 4) \
880 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
882 /* Due to the ARCH64 discrepancy above we must override this next
884 #define REGMODE_NATURAL_SIZE(MODE) \
885 ((TARGET_ARCH64 && FLOAT_MODE_P (MODE)) ? 4 : UNITS_PER_WORD)
887 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
888 See sparc.c for how we initialize this. */
889 extern const int *hard_regno_mode_classes;
890 extern int sparc_mode_class[];
892 /* ??? Because of the funny way we pass parameters we should allow certain
893 ??? types of float/complex values to be in integer registers during
894 ??? RTL generation. This only matters on arch32. */
895 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
896 ((hard_regno_mode_classes[REGNO] & sparc_mode_class[MODE]) != 0)
898 /* Value is 1 if it is OK to rename a hard register FROM to another hard
899 register TO. We cannot rename %g1 as it may be used before the save
900 register window instruction in the prologue. */
901 #define HARD_REGNO_RENAME_OK(FROM, TO) ((FROM) != 1)
903 /* Value is 1 if it is a good idea to tie two pseudo registers
904 when one has mode MODE1 and one has mode MODE2.
905 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
906 for any hard reg, then this must be 0 for correct output.
908 For V9: SFmode can't be combined with other float modes, because they can't
909 be allocated to the %d registers. Also, DFmode won't fit in odd %f
910 registers, but SFmode will. */
911 #define MODES_TIEABLE_P(MODE1, MODE2) \
912 ((MODE1) == (MODE2) \
913 || (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2) \
915 || (GET_MODE_CLASS (MODE1) != MODE_FLOAT \
916 || (MODE1 != SFmode && MODE2 != SFmode)))))
918 /* Specify the registers used for certain standard purposes.
919 The values of these macros are register numbers. */
921 /* Register to use for pushing function arguments. */
922 #define STACK_POINTER_REGNUM 14
924 /* The stack bias (amount by which the hardware register is offset by). */
925 #define SPARC_STACK_BIAS ((TARGET_ARCH64 && TARGET_STACK_BIAS) ? 2047 : 0)
927 /* Actual top-of-stack address is 92/176 greater than the contents of the
928 stack pointer register for !v9/v9. That is:
929 - !v9: 64 bytes for the in and local registers, 4 bytes for structure return
930 address, and 6*4 bytes for the 6 register parameters.
931 - v9: 128 bytes for the in and local registers + 6*8 bytes for the integer
933 #define STACK_POINTER_OFFSET (FIRST_PARM_OFFSET(0) + SPARC_STACK_BIAS)
935 /* Base register for access to local variables of the function. */
936 #define HARD_FRAME_POINTER_REGNUM 30
938 /* The soft frame pointer does not have the stack bias applied. */
939 #define FRAME_POINTER_REGNUM 101
941 /* Given the stack bias, the stack pointer isn't actually aligned. */
942 #define INIT_EXPANDERS \
944 if (cfun && cfun->emit->regno_pointer_align && SPARC_STACK_BIAS) \
946 REGNO_POINTER_ALIGN (STACK_POINTER_REGNUM) = BITS_PER_UNIT; \
947 REGNO_POINTER_ALIGN (HARD_FRAME_POINTER_REGNUM) = BITS_PER_UNIT; \
951 /* Value should be nonzero if functions must have frame pointers.
952 Zero means the frame pointer need not be set up (and parms
953 may be accessed via the stack pointer) in functions that seem suitable.
954 Used in flow.c, global.c, ra.c and reload1.c. */
955 #define FRAME_POINTER_REQUIRED \
956 (! (leaf_function_p () && only_leaf_regs_used ()))
958 /* Base register for access to arguments of the function. */
959 #define ARG_POINTER_REGNUM FRAME_POINTER_REGNUM
961 /* Register in which static-chain is passed to a function. This must
962 not be a register used by the prologue. */
963 #define STATIC_CHAIN_REGNUM (TARGET_ARCH64 ? 5 : 2)
965 /* Register which holds offset table for position-independent
968 #define PIC_OFFSET_TABLE_REGNUM (flag_pic ? 23 : INVALID_REGNUM)
970 /* Pick a default value we can notice from override_options:
972 v9: Default is off. */
974 #define DEFAULT_PCC_STRUCT_RETURN -1
976 /* Functions which return large structures get the address
977 to place the wanted value at offset 64 from the frame.
978 Must reserve 64 bytes for the in and local registers.
979 v9: Functions which return large structures get the address to place the
980 wanted value from an invisible first argument. */
981 #define STRUCT_VALUE_OFFSET 64
983 /* Define the classes of registers for register constraints in the
984 machine description. Also define ranges of constants.
986 One of the classes must always be named ALL_REGS and include all hard regs.
987 If there is more than one class, another class must be named NO_REGS
988 and contain no registers.
990 The name GENERAL_REGS must be the name of a class (or an alias for
991 another name such as ALL_REGS). This is the class of registers
992 that is allowed by "g" or "r" in a register constraint.
993 Also, registers outside this class are allocated only when
994 instructions express preferences for them.
996 The classes must be numbered in nondecreasing order; that is,
997 a larger-numbered class must never be contained completely
998 in a smaller-numbered class.
1000 For any two classes, it is very desirable that there be another
1001 class that represents their union. */
1003 /* The SPARC has various kinds of registers: general, floating point,
1004 and condition codes [well, it has others as well, but none that we
1005 care directly about].
1007 For v9 we must distinguish between the upper and lower floating point
1008 registers because the upper ones can't hold SFmode values.
1009 HARD_REGNO_MODE_OK won't help here because reload assumes that register(s)
1010 satisfying a group need for a class will also satisfy a single need for
1011 that class. EXTRA_FP_REGS is a bit of a misnomer as it covers all 64 fp
1014 It is important that one class contains all the general and all the standard
1015 fp regs. Otherwise find_reg() won't properly allocate int regs for moves,
1016 because reg_class_record() will bias the selection in favor of fp regs,
1017 because reg_class_subunion[GENERAL_REGS][FP_REGS] will yield FP_REGS,
1018 because FP_REGS > GENERAL_REGS.
1020 It is also important that one class contain all the general and all
1021 the fp regs. Otherwise when spilling a DFmode reg, it may be from
1022 EXTRA_FP_REGS but find_reloads() may use class
1023 GENERAL_OR_FP_REGS. This will cause allocate_reload_reg() to die
1024 because the compiler thinks it doesn't have a spill reg when in
1027 v9 also has 4 floating point condition code registers. Since we don't
1028 have a class that is the union of FPCC_REGS with either of the others,
1029 it is important that it appear first. Otherwise the compiler will die
1030 trying to compile _fixunsdfsi because fix_truncdfsi2 won't match its
1033 It is important that SPARC_ICC_REG have class NO_REGS. Otherwise combine
1034 may try to use it to hold an SImode value. See register_operand.
1035 ??? Should %fcc[0123] be handled similarly?
1038 enum reg_class { NO_REGS, FPCC_REGS, I64_REGS, GENERAL_REGS, FP_REGS,
1039 EXTRA_FP_REGS, GENERAL_OR_FP_REGS, GENERAL_OR_EXTRA_FP_REGS,
1040 ALL_REGS, LIM_REG_CLASSES };
1042 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1044 /* Give names of register classes as strings for dump file. */
1046 #define REG_CLASS_NAMES \
1047 { "NO_REGS", "FPCC_REGS", "I64_REGS", "GENERAL_REGS", "FP_REGS", \
1048 "EXTRA_FP_REGS", "GENERAL_OR_FP_REGS", "GENERAL_OR_EXTRA_FP_REGS", \
1051 /* Define which registers fit in which classes.
1052 This is an initializer for a vector of HARD_REG_SET
1053 of length N_REG_CLASSES. */
1055 #define REG_CLASS_CONTENTS \
1056 {{0, 0, 0, 0}, /* NO_REGS */ \
1057 {0, 0, 0, 0xf}, /* FPCC_REGS */ \
1058 {0xffff, 0, 0, 0}, /* I64_REGS */ \
1059 {-1, 0, 0, 0x20}, /* GENERAL_REGS */ \
1060 {0, -1, 0, 0}, /* FP_REGS */ \
1061 {0, -1, -1, 0}, /* EXTRA_FP_REGS */ \
1062 {-1, -1, 0, 0x20}, /* GENERAL_OR_FP_REGS */ \
1063 {-1, -1, -1, 0x20}, /* GENERAL_OR_EXTRA_FP_REGS */ \
1064 {-1, -1, -1, 0x3f}} /* ALL_REGS */
1066 /* Defines invalid mode changes. Borrowed from pa64-regs.h.
1068 SImode loads to floating-point registers are not zero-extended.
1069 The definition for LOAD_EXTEND_OP specifies that integer loads
1070 narrower than BITS_PER_WORD will be zero-extended. As a result,
1071 we inhibit changes from SImode unless they are to a mode that is
1072 identical in size. */
1074 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1076 && (FROM) == SImode \
1077 && GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1078 ? reg_classes_intersect_p (CLASS, FP_REGS) : 0)
1080 /* The same information, inverted:
1081 Return the class number of the smallest class containing
1082 reg number REGNO. This could be a conditional expression
1083 or could index an array. */
1085 extern enum reg_class sparc_regno_reg_class[FIRST_PSEUDO_REGISTER];
1087 #define REGNO_REG_CLASS(REGNO) sparc_regno_reg_class[(REGNO)]
1089 /* This is the order in which to allocate registers normally.
1091 We put %f0-%f7 last among the float registers, so as to make it more
1092 likely that a pseudo-register which dies in the float return register
1093 area will get allocated to the float return register, thus saving a move
1094 instruction at the end of the function.
1096 Similarly for integer return value registers.
1098 We know in this case that we will not end up with a leaf function.
1100 The register allocator is given the global and out registers first
1101 because these registers are call clobbered and thus less useful to
1102 global register allocation.
1104 Next we list the local and in registers. They are not call clobbered
1105 and thus very useful for global register allocation. We list the input
1106 registers before the locals so that it is more likely the incoming
1107 arguments received in those registers can just stay there and not be
1110 #define REG_ALLOC_ORDER \
1111 { 1, 2, 3, 4, 5, 6, 7, /* %g1-%g7 */ \
1112 13, 12, 11, 10, 9, 8, /* %o5-%o0 */ \
1114 16, 17, 18, 19, 20, 21, 22, 23, /* %l0-%l7 */ \
1115 29, 28, 27, 26, 25, 24, 31, /* %i5-%i0,%i7 */\
1116 40, 41, 42, 43, 44, 45, 46, 47, /* %f8-%f15 */ \
1117 48, 49, 50, 51, 52, 53, 54, 55, /* %f16-%f23 */ \
1118 56, 57, 58, 59, 60, 61, 62, 63, /* %f24-%f31 */ \
1119 64, 65, 66, 67, 68, 69, 70, 71, /* %f32-%f39 */ \
1120 72, 73, 74, 75, 76, 77, 78, 79, /* %f40-%f47 */ \
1121 80, 81, 82, 83, 84, 85, 86, 87, /* %f48-%f55 */ \
1122 88, 89, 90, 91, 92, 93, 94, 95, /* %f56-%f63 */ \
1123 39, 38, 37, 36, 35, 34, 33, 32, /* %f7-%f0 */ \
1124 96, 97, 98, 99, /* %fcc0-3 */ \
1125 100, 0, 14, 30, 101} /* %icc, %g0, %o6, %i6, %sfp */
1127 /* This is the order in which to allocate registers for
1128 leaf functions. If all registers can fit in the global and
1129 output registers, then we have the possibility of having a leaf
1132 The macro actually mentioned the input registers first,
1133 because they get renumbered into the output registers once
1134 we know really do have a leaf function.
1136 To be more precise, this register allocation order is used
1137 when %o7 is found to not be clobbered right before register
1138 allocation. Normally, the reason %o7 would be clobbered is
1139 due to a call which could not be transformed into a sibling
1142 As a consequence, it is possible to use the leaf register
1143 allocation order and not end up with a leaf function. We will
1144 not get suboptimal register allocation in that case because by
1145 definition of being potentially leaf, there were no function
1146 calls. Therefore, allocation order within the local register
1147 window is not critical like it is when we do have function calls. */
1149 #define REG_LEAF_ALLOC_ORDER \
1150 { 1, 2, 3, 4, 5, 6, 7, /* %g1-%g7 */ \
1151 29, 28, 27, 26, 25, 24, /* %i5-%i0 */ \
1153 13, 12, 11, 10, 9, 8, /* %o5-%o0 */ \
1154 16, 17, 18, 19, 20, 21, 22, 23, /* %l0-%l7 */ \
1155 40, 41, 42, 43, 44, 45, 46, 47, /* %f8-%f15 */ \
1156 48, 49, 50, 51, 52, 53, 54, 55, /* %f16-%f23 */ \
1157 56, 57, 58, 59, 60, 61, 62, 63, /* %f24-%f31 */ \
1158 64, 65, 66, 67, 68, 69, 70, 71, /* %f32-%f39 */ \
1159 72, 73, 74, 75, 76, 77, 78, 79, /* %f40-%f47 */ \
1160 80, 81, 82, 83, 84, 85, 86, 87, /* %f48-%f55 */ \
1161 88, 89, 90, 91, 92, 93, 94, 95, /* %f56-%f63 */ \
1162 39, 38, 37, 36, 35, 34, 33, 32, /* %f7-%f0 */ \
1163 96, 97, 98, 99, /* %fcc0-3 */ \
1164 100, 0, 14, 30, 31, 101} /* %icc, %g0, %o6, %i6, %i7, %sfp */
1166 #define ORDER_REGS_FOR_LOCAL_ALLOC order_regs_for_local_alloc ()
1168 extern char sparc_leaf_regs[];
1169 #define LEAF_REGISTERS sparc_leaf_regs
1171 extern char leaf_reg_remap[];
1172 #define LEAF_REG_REMAP(REGNO) (leaf_reg_remap[REGNO])
1174 /* The class value for index registers, and the one for base regs. */
1175 #define INDEX_REG_CLASS GENERAL_REGS
1176 #define BASE_REG_CLASS GENERAL_REGS
1178 /* Local macro to handle the two v9 classes of FP regs. */
1179 #define FP_REG_CLASS_P(CLASS) ((CLASS) == FP_REGS || (CLASS) == EXTRA_FP_REGS)
1181 /* Get reg_class from a letter such as appears in the machine description.
1182 In the not-v9 case, coerce v9's 'e' class to 'f', so we can use 'e' in the
1183 .md file for v8 and v9.
1184 'd' and 'b' are used for single and double precision VIS operations,
1186 'h' is used for V8+ 64 bit global and out registers. */
1188 #define REG_CLASS_FROM_LETTER(C) \
1190 ? ((C) == 'f' ? FP_REGS \
1191 : (C) == 'e' ? EXTRA_FP_REGS \
1192 : (C) == 'c' ? FPCC_REGS \
1193 : ((C) == 'd' && TARGET_VIS) ? FP_REGS\
1194 : ((C) == 'b' && TARGET_VIS) ? EXTRA_FP_REGS\
1195 : ((C) == 'h' && TARGET_V8PLUS) ? I64_REGS\
1197 : ((C) == 'f' ? FP_REGS \
1198 : (C) == 'e' ? FP_REGS \
1199 : (C) == 'c' ? FPCC_REGS \
1202 /* The letters I, J, K, L, M, N, O, P in a register constraint string
1203 can be used to stand for particular ranges of CONST_INTs.
1204 This macro defines what the ranges are.
1205 C is the letter, and VALUE is a constant value.
1206 Return 1 if VALUE is in the range specified by C.
1208 `I' is used for the range of constants an insn can actually contain.
1209 `J' is used for the range which is just zero (since that is R0).
1210 `K' is used for constants which can be loaded with a single sethi insn.
1211 `L' is used for the range of constants supported by the movcc insns.
1212 `M' is used for the range of constants supported by the movrcc insns.
1213 `N' is like K, but for constants wider than 32 bits.
1214 `O' is used for the range which is just 4096.
1217 /* Predicates for 10-bit, 11-bit and 13-bit signed constants. */
1218 #define SPARC_SIMM10_P(X) ((unsigned HOST_WIDE_INT) (X) + 0x200 < 0x400)
1219 #define SPARC_SIMM11_P(X) ((unsigned HOST_WIDE_INT) (X) + 0x400 < 0x800)
1220 #define SPARC_SIMM13_P(X) ((unsigned HOST_WIDE_INT) (X) + 0x1000 < 0x2000)
1222 /* 10- and 11-bit immediates are only used for a few specific insns.
1223 SMALL_INT is used throughout the port so we continue to use it. */
1224 #define SMALL_INT(X) (SPARC_SIMM13_P (INTVAL (X)))
1226 /* Predicate for constants that can be loaded with a sethi instruction.
1227 This is the general, 64-bit aware, bitwise version that ensures that
1228 only constants whose representation fits in the mask
1232 are accepted. It will reject, for example, negative SImode constants
1233 on 64-bit hosts, so correct handling is to mask the value beforehand
1234 according to the mode of the instruction. */
1235 #define SPARC_SETHI_P(X) \
1236 (((unsigned HOST_WIDE_INT) (X) \
1237 & ((unsigned HOST_WIDE_INT) 0x3ff - GET_MODE_MASK (SImode) - 1)) == 0)
1239 /* Version of the above predicate for SImode constants and below. */
1240 #define SPARC_SETHI32_P(X) \
1241 (SPARC_SETHI_P ((unsigned HOST_WIDE_INT) (X) & GET_MODE_MASK (SImode)))
1243 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1244 ((C) == 'I' ? SPARC_SIMM13_P (VALUE) \
1245 : (C) == 'J' ? (VALUE) == 0 \
1246 : (C) == 'K' ? SPARC_SETHI32_P (VALUE) \
1247 : (C) == 'L' ? SPARC_SIMM11_P (VALUE) \
1248 : (C) == 'M' ? SPARC_SIMM10_P (VALUE) \
1249 : (C) == 'N' ? SPARC_SETHI_P (VALUE) \
1250 : (C) == 'O' ? (VALUE) == 4096 \
1253 /* Similar, but for CONST_DOUBLEs, and defining letters G and H.
1254 Here VALUE is the CONST_DOUBLE rtx itself. */
1256 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
1257 ((C) == 'G' ? const_zero_operand (VALUE, GET_MODE (VALUE)) \
1258 : (C) == 'H' ? arith_double_operand (VALUE, DImode) \
1261 /* Given an rtx X being reloaded into a reg required to be
1262 in class CLASS, return the class of reg to actually use.
1263 In general this is just CLASS; but on some machines
1264 in some cases it is preferable to use a more restrictive class. */
1265 /* - We can't load constants into FP registers.
1266 - We can't load FP constants into integer registers when soft-float,
1267 because there is no soft-float pattern with a r/F constraint.
1268 - We can't load FP constants into integer registers for TFmode unless
1269 it is 0.0L, because there is no movtf pattern with a r/F constraint.
1270 - Try and reload integer constants (symbolic or otherwise) back into
1271 registers directly, rather than having them dumped to memory. */
1273 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1275 ? ((FP_REG_CLASS_P (CLASS) \
1276 || (CLASS) == GENERAL_OR_FP_REGS \
1277 || (CLASS) == GENERAL_OR_EXTRA_FP_REGS \
1278 || (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT \
1280 || (GET_MODE (X) == TFmode \
1281 && ! const_zero_operand (X, TFmode))) \
1283 : (!FP_REG_CLASS_P (CLASS) \
1284 && GET_MODE_CLASS (GET_MODE (X)) == MODE_INT) \
1289 /* Return the register class of a scratch register needed to load IN into
1290 a register of class CLASS in MODE.
1292 We need a temporary when loading/storing a HImode/QImode value
1293 between memory and the FPU registers. This can happen when combine puts
1294 a paradoxical subreg in a float/fix conversion insn.
1296 We need a temporary when loading/storing a DFmode value between
1297 unaligned memory and the upper FPU registers. */
1299 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, IN) \
1300 ((FP_REG_CLASS_P (CLASS) \
1301 && ((MODE) == HImode || (MODE) == QImode) \
1302 && (GET_CODE (IN) == MEM \
1303 || ((GET_CODE (IN) == REG || GET_CODE (IN) == SUBREG) \
1304 && true_regnum (IN) == -1))) \
1306 : ((CLASS) == EXTRA_FP_REGS && (MODE) == DFmode \
1307 && GET_CODE (IN) == MEM && TARGET_ARCH32 \
1308 && ! mem_min_alignment ((IN), 8)) \
1310 : (((TARGET_CM_MEDANY \
1311 && symbolic_operand ((IN), (MODE))) \
1312 || (TARGET_CM_EMBMEDANY \
1313 && text_segment_operand ((IN), (MODE)))) \
1318 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, IN) \
1319 ((FP_REG_CLASS_P (CLASS) \
1320 && ((MODE) == HImode || (MODE) == QImode) \
1321 && (GET_CODE (IN) == MEM \
1322 || ((GET_CODE (IN) == REG || GET_CODE (IN) == SUBREG) \
1323 && true_regnum (IN) == -1))) \
1325 : ((CLASS) == EXTRA_FP_REGS && (MODE) == DFmode \
1326 && GET_CODE (IN) == MEM && TARGET_ARCH32 \
1327 && ! mem_min_alignment ((IN), 8)) \
1329 : (((TARGET_CM_MEDANY \
1330 && symbolic_operand ((IN), (MODE))) \
1331 || (TARGET_CM_EMBMEDANY \
1332 && text_segment_operand ((IN), (MODE)))) \
1337 /* On SPARC it is not possible to directly move data between
1338 GENERAL_REGS and FP_REGS. */
1339 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
1340 (FP_REG_CLASS_P (CLASS1) != FP_REG_CLASS_P (CLASS2))
1342 /* Return the stack location to use for secondary memory needed reloads.
1343 We want to use the reserved location just below the frame pointer.
1344 However, we must ensure that there is a frame, so use assign_stack_local
1345 if the frame size is zero. */
1346 #define SECONDARY_MEMORY_NEEDED_RTX(MODE) \
1347 (get_frame_size () == 0 \
1348 ? assign_stack_local (MODE, GET_MODE_SIZE (MODE), 0) \
1349 : gen_rtx_MEM (MODE, plus_constant (frame_pointer_rtx, \
1350 STARTING_FRAME_OFFSET)))
1352 /* Get_secondary_mem widens its argument to BITS_PER_WORD which loses on v9
1353 because the movsi and movsf patterns don't handle r/f moves.
1354 For v8 we copy the default definition. */
1355 #define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
1357 ? (GET_MODE_BITSIZE (MODE) < 32 \
1358 ? mode_for_size (32, GET_MODE_CLASS (MODE), 0) \
1360 : (GET_MODE_BITSIZE (MODE) < BITS_PER_WORD \
1361 ? mode_for_size (BITS_PER_WORD, GET_MODE_CLASS (MODE), 0) \
1364 /* Return the maximum number of consecutive registers
1365 needed to represent mode MODE in a register of class CLASS. */
1366 /* On SPARC, this is the size of MODE in words. */
1367 #define CLASS_MAX_NREGS(CLASS, MODE) \
1368 (FP_REG_CLASS_P (CLASS) ? (GET_MODE_SIZE (MODE) + 3) / 4 \
1369 : (GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
1371 /* Stack layout; function entry, exit and calling. */
1373 /* Define this if pushing a word on the stack
1374 makes the stack pointer a smaller address. */
1375 #define STACK_GROWS_DOWNWARD
1377 /* Define this to nonzero if the nominal address of the stack frame
1378 is at the high-address end of the local variables;
1379 that is, each additional local variable allocated
1380 goes at a more negative offset in the frame. */
1381 #define FRAME_GROWS_DOWNWARD 1
1383 /* Offset within stack frame to start allocating local variables at.
1384 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1385 first local allocated. Otherwise, it is the offset to the BEGINNING
1386 of the first local allocated. */
1387 /* This allows space for one TFmode floating point value, which is used
1388 by SECONDARY_MEMORY_NEEDED_RTX. */
1389 #define STARTING_FRAME_OFFSET \
1390 (TARGET_ARCH64 ? -16 \
1391 : (-SPARC_STACK_ALIGN (LONG_DOUBLE_TYPE_SIZE / BITS_PER_UNIT)))
1393 /* Offset of first parameter from the argument pointer register value.
1394 !v9: This is 64 for the ins and locals, plus 4 for the struct-return reg
1395 even if this function isn't going to use it.
1396 v9: This is 128 for the ins and locals. */
1397 #define FIRST_PARM_OFFSET(FNDECL) \
1398 (TARGET_ARCH64 ? 16 * UNITS_PER_WORD : STRUCT_VALUE_OFFSET + UNITS_PER_WORD)
1400 /* Offset from the argument pointer register value to the CFA.
1401 This is different from FIRST_PARM_OFFSET because the register window
1402 comes between the CFA and the arguments. */
1403 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
1405 /* When a parameter is passed in a register, stack space is still
1407 !v9: All 6 possible integer registers have backing store allocated.
1408 v9: Only space for the arguments passed is allocated. */
1409 /* ??? Ideally, we'd use zero here (as the minimum), but zero has special
1410 meaning to the backend. Further, we need to be able to detect if a
1411 varargs/unprototyped function is called, as they may want to spill more
1412 registers than we've provided space. Ugly, ugly. So for now we retain
1413 all 6 slots even for v9. */
1414 #define REG_PARM_STACK_SPACE(DECL) (6 * UNITS_PER_WORD)
1416 /* Definitions for register elimination. */
1418 #define ELIMINABLE_REGS \
1419 {{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1420 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM} }
1422 /* The way this is structured, we can't eliminate SFP in favor of SP
1423 if the frame pointer is required: we want to use the SFP->HFP elimination
1424 in that case. But the test in update_eliminables doesn't know we are
1425 assuming below that we only do the former elimination. */
1426 #define CAN_ELIMINATE(FROM, TO) \
1427 ((TO) == HARD_FRAME_POINTER_REGNUM || !FRAME_POINTER_REQUIRED)
1429 /* We always pretend that this is a leaf function because if it's not,
1430 there's no point in trying to eliminate the frame pointer. If it
1431 is a leaf function, we guessed right! */
1432 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1434 if ((TO) == STACK_POINTER_REGNUM) \
1435 (OFFSET) = sparc_compute_frame_size (get_frame_size (), 1); \
1438 (OFFSET) += SPARC_STACK_BIAS; \
1441 /* Keep the stack pointer constant throughout the function.
1442 This is both an optimization and a necessity: longjmp
1443 doesn't behave itself when the stack pointer moves within
1445 #define ACCUMULATE_OUTGOING_ARGS 1
1447 /* Value is the number of bytes of arguments automatically
1448 popped when returning from a subroutine call.
1449 FUNDECL is the declaration node of the function (as a tree),
1450 FUNTYPE is the data type of the function (as a tree),
1451 or for a library call it is an identifier node for the subroutine name.
1452 SIZE is the number of bytes of arguments passed on the stack. */
1454 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1456 /* Define this macro if the target machine has "register windows". This
1457 C expression returns the register number as seen by the called function
1458 corresponding to register number OUT as seen by the calling function.
1459 Return OUT if register number OUT is not an outbound register. */
1461 #define INCOMING_REGNO(OUT) \
1462 (((OUT) < 8 || (OUT) > 15) ? (OUT) : (OUT) + 16)
1464 /* Define this macro if the target machine has "register windows". This
1465 C expression returns the register number as seen by the calling function
1466 corresponding to register number IN as seen by the called function.
1467 Return IN if register number IN is not an inbound register. */
1469 #define OUTGOING_REGNO(IN) \
1470 (((IN) < 24 || (IN) > 31) ? (IN) : (IN) - 16)
1472 /* Define this macro if the target machine has register windows. This
1473 C expression returns true if the register is call-saved but is in the
1476 #define LOCAL_REGNO(REGNO) \
1477 ((REGNO) >= 16 && (REGNO) <= 31)
1479 /* Define how to find the value returned by a function.
1480 VALTYPE is the data type of the value (as a tree).
1481 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1482 otherwise, FUNC is 0. */
1484 /* On SPARC the value is found in the first "output" register. */
1486 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1487 function_value ((VALTYPE), TYPE_MODE (VALTYPE), 1)
1489 /* But the called function leaves it in the first "input" register. */
1491 #define FUNCTION_OUTGOING_VALUE(VALTYPE, FUNC) \
1492 function_value ((VALTYPE), TYPE_MODE (VALTYPE), 0)
1494 /* Define how to find the value returned by a library function
1495 assuming the value has mode MODE. */
1497 #define LIBCALL_VALUE(MODE) \
1498 function_value (NULL_TREE, (MODE), 1)
1500 /* 1 if N is a possible register number for a function value
1501 as seen by the caller.
1502 On SPARC, the first "output" reg is used for integer values,
1503 and the first floating point register is used for floating point values. */
1505 #define FUNCTION_VALUE_REGNO_P(N) ((N) == 8 || (N) == 32)
1507 /* Define the size of space to allocate for the return value of an
1510 #define APPLY_RESULT_SIZE (TARGET_ARCH64 ? 24 : 16)
1512 /* 1 if N is a possible register number for function argument passing.
1513 On SPARC, these are the "output" registers. v9 also uses %f0-%f31. */
1515 #define FUNCTION_ARG_REGNO_P(N) \
1517 ? (((N) >= 8 && (N) <= 13) || ((N) >= 32 && (N) <= 63)) \
1518 : ((N) >= 8 && (N) <= 13))
1520 /* Define a data type for recording info about an argument list
1521 during the scan of that argument list. This data type should
1522 hold all necessary information about the function itself
1523 and about the args processed so far, enough to enable macros
1524 such as FUNCTION_ARG to determine where the next arg should go.
1526 On SPARC (!v9), this is a single integer, which is a number of words
1527 of arguments scanned so far (including the invisible argument,
1528 if any, which holds the structure-value-address).
1529 Thus 7 or more means all following args should go on the stack.
1531 For v9, we also need to know whether a prototype is present. */
1534 int words; /* number of words passed so far */
1535 int prototype_p; /* nonzero if a prototype is present */
1536 int libcall_p; /* nonzero if a library call */
1538 #define CUMULATIVE_ARGS struct sparc_args
1540 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1541 for a call to a function whose data type is FNTYPE.
1542 For a library call, FNTYPE is 0. */
1544 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1545 init_cumulative_args (& (CUM), (FNTYPE), (LIBNAME), (FNDECL));
1547 /* Update the data in CUM to advance over an argument
1548 of mode MODE and data type TYPE.
1549 TYPE is null for libcalls where that information may not be available. */
1551 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1552 function_arg_advance (& (CUM), (MODE), (TYPE), (NAMED))
1554 /* Determine where to put an argument to a function.
1555 Value is zero to push the argument on the stack,
1556 or a hard register in which to store the argument.
1558 MODE is the argument's machine mode.
1559 TYPE is the data type of the argument (as a tree).
1560 This is null for libcalls where that information may
1562 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1563 the preceding args and about the function being called.
1564 NAMED is nonzero if this argument is a named parameter
1565 (otherwise it is an extra parameter matching an ellipsis). */
1567 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1568 function_arg (& (CUM), (MODE), (TYPE), (NAMED), 0)
1570 /* Define where a function finds its arguments.
1571 This is different from FUNCTION_ARG because of register windows. */
1573 #define FUNCTION_INCOMING_ARG(CUM, MODE, TYPE, NAMED) \
1574 function_arg (& (CUM), (MODE), (TYPE), (NAMED), 1)
1576 /* If defined, a C expression which determines whether, and in which direction,
1577 to pad out an argument with extra space. The value should be of type
1578 `enum direction': either `upward' to pad above the argument,
1579 `downward' to pad below, or `none' to inhibit padding. */
1581 #define FUNCTION_ARG_PADDING(MODE, TYPE) \
1582 function_arg_padding ((MODE), (TYPE))
1584 /* If defined, a C expression that gives the alignment boundary, in bits,
1585 of an argument with the specified mode and type. If it is not defined,
1586 PARM_BOUNDARY is used for all arguments.
1587 For sparc64, objects requiring 16 byte alignment are passed that way. */
1589 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
1591 && (GET_MODE_ALIGNMENT (MODE) == 128 \
1592 || ((TYPE) && TYPE_ALIGN (TYPE) == 128))) \
1593 ? 128 : PARM_BOUNDARY)
1595 /* Define the information needed to generate branch and scc insns. This is
1596 stored from the compare operation. Note that we can't use "rtx" here
1597 since it hasn't been defined! */
1599 extern GTY(()) rtx sparc_compare_op0;
1600 extern GTY(()) rtx sparc_compare_op1;
1601 extern GTY(()) rtx sparc_compare_emitted;
1604 /* Generate the special assembly code needed to tell the assembler whatever
1605 it might need to know about the return value of a function.
1607 For SPARC assemblers, we need to output a .proc pseudo-op which conveys
1608 information to the assembler relating to peephole optimization (done in
1611 #define ASM_DECLARE_RESULT(FILE, RESULT) \
1612 fprintf ((FILE), "\t.proc\t0%lo\n", sparc_type_code (TREE_TYPE (RESULT)))
1614 /* Output the special assembly code needed to tell the assembler some
1615 register is used as global register variable.
1617 SPARC 64bit psABI declares registers %g2 and %g3 as application
1618 registers and %g6 and %g7 as OS registers. Any object using them
1619 should declare (for %g2/%g3 has to, for %g6/%g7 can) that it uses them
1620 and how they are used (scratch or some global variable).
1621 Linker will then refuse to link together objects which use those
1622 registers incompatibly.
1624 Unless the registers are used for scratch, two different global
1625 registers cannot be declared to the same name, so in the unlikely
1626 case of a global register variable occupying more than one register
1627 we prefix the second and following registers with .gnu.part1. etc. */
1629 extern GTY(()) char sparc_hard_reg_printed[8];
1631 #ifdef HAVE_AS_REGISTER_PSEUDO_OP
1632 #define ASM_DECLARE_REGISTER_GLOBAL(FILE, DECL, REGNO, NAME) \
1634 if (TARGET_ARCH64) \
1636 int end = HARD_REGNO_NREGS ((REGNO), DECL_MODE (decl)) + (REGNO); \
1638 for (reg = (REGNO); reg < 8 && reg < end; reg++) \
1639 if ((reg & ~1) == 2 || (reg & ~1) == 6) \
1641 if (reg == (REGNO)) \
1642 fprintf ((FILE), "\t.register\t%%g%d, %s\n", reg, (NAME)); \
1644 fprintf ((FILE), "\t.register\t%%g%d, .gnu.part%d.%s\n", \
1645 reg, reg - (REGNO), (NAME)); \
1646 sparc_hard_reg_printed[reg] = 1; \
1653 /* Emit rtl for profiling. */
1654 #define PROFILE_HOOK(LABEL) sparc_profile_hook (LABEL)
1656 /* All the work done in PROFILE_HOOK, but still required. */
1657 #define FUNCTION_PROFILER(FILE, LABELNO) do { } while (0)
1659 /* Set the name of the mcount function for the system. */
1660 #define MCOUNT_FUNCTION "*mcount"
1662 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1663 the stack pointer does not matter. The value is tested only in
1664 functions that have frame pointers.
1665 No definition is equivalent to always zero. */
1667 #define EXIT_IGNORE_STACK \
1668 (get_frame_size () != 0 \
1669 || current_function_calls_alloca || current_function_outgoing_args_size)
1671 /* Define registers used by the epilogue and return instruction. */
1672 #define EPILOGUE_USES(REGNO) ((REGNO) == 31 \
1673 || (current_function_calls_eh_return && (REGNO) == 1))
1675 /* Length in units of the trampoline for entering a nested function. */
1677 #define TRAMPOLINE_SIZE (TARGET_ARCH64 ? 32 : 16)
1679 #define TRAMPOLINE_ALIGNMENT 128 /* 16 bytes */
1681 /* Emit RTL insns to initialize the variable parts of a trampoline.
1682 FNADDR is an RTX for the address of the function's pure code.
1683 CXT is an RTX for the static chain value for the function. */
1685 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1686 if (TARGET_ARCH64) \
1687 sparc64_initialize_trampoline (TRAMP, FNADDR, CXT); \
1689 sparc_initialize_trampoline (TRAMP, FNADDR, CXT)
1691 /* Implement `va_start' for varargs and stdarg. */
1692 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
1693 sparc_va_start (valist, nextarg)
1695 /* Generate RTL to flush the register windows so as to make arbitrary frames
1697 #define SETUP_FRAME_ADDRESSES() \
1698 emit_insn (gen_flush_register_windows ())
1700 /* Given an rtx for the address of a frame,
1701 return an rtx for the address of the word in the frame
1702 that holds the dynamic chain--the previous frame's address. */
1703 #define DYNAMIC_CHAIN_ADDRESS(frame) \
1704 plus_constant (frame, 14 * UNITS_PER_WORD + SPARC_STACK_BIAS)
1706 /* Given an rtx for the frame pointer,
1707 return an rtx for the address of the frame. */
1708 #define FRAME_ADDR_RTX(frame) plus_constant (frame, SPARC_STACK_BIAS)
1710 /* The return address isn't on the stack, it is in a register, so we can't
1711 access it from the current frame pointer. We can access it from the
1712 previous frame pointer though by reading a value from the register window
1714 #define RETURN_ADDR_IN_PREVIOUS_FRAME
1716 /* This is the offset of the return address to the true next instruction to be
1717 executed for the current function. */
1718 #define RETURN_ADDR_OFFSET \
1719 (8 + 4 * (! TARGET_ARCH64 && current_function_returns_struct))
1721 /* The current return address is in %i7. The return address of anything
1722 farther back is in the register window save area at [%fp+60]. */
1723 /* ??? This ignores the fact that the actual return address is +8 for normal
1724 returns, and +12 for structure returns. */
1725 #define RETURN_ADDR_RTX(count, frame) \
1727 ? gen_rtx_REG (Pmode, 31) \
1728 : gen_rtx_MEM (Pmode, \
1729 memory_address (Pmode, plus_constant (frame, \
1730 15 * UNITS_PER_WORD \
1731 + SPARC_STACK_BIAS))))
1733 /* Before the prologue, the return address is %o7 + 8. OK, sometimes it's
1734 +12, but always using +8 is close enough for frame unwind purposes.
1735 Actually, just using %o7 is close enough for unwinding, but %o7+8
1736 is something you can return to. */
1737 #define INCOMING_RETURN_ADDR_RTX \
1738 plus_constant (gen_rtx_REG (word_mode, 15), 8)
1739 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (15)
1741 /* The offset from the incoming value of %sp to the top of the stack frame
1742 for the current function. On sparc64, we have to account for the stack
1744 #define INCOMING_FRAME_SP_OFFSET SPARC_STACK_BIAS
1746 /* Describe how we implement __builtin_eh_return. */
1747 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 24 : INVALID_REGNUM)
1748 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 1) /* %g1 */
1749 #define EH_RETURN_HANDLER_RTX gen_rtx_REG (Pmode, 31) /* %i7 */
1751 /* Select a format to encode pointers in exception handling data. CODE
1752 is 0 for data, 1 for code labels, 2 for function pointers. GLOBAL is
1753 true if the symbol may be affected by dynamic relocations.
1755 If assembler and linker properly support .uaword %r_disp32(foo),
1756 then use PC relative 32-bit relocations instead of absolute relocs
1757 for shared libraries. On sparc64, use pc relative 32-bit relocs even
1758 for binaries, to save memory.
1760 binutils 2.12 would emit a R_SPARC_DISP32 dynamic relocation if the
1761 symbol %r_disp32() is against was not local, but .hidden. In that
1762 case, we have to use DW_EH_PE_absptr for pic personality. */
1763 #ifdef HAVE_AS_SPARC_UA_PCREL
1764 #ifdef HAVE_AS_SPARC_UA_PCREL_HIDDEN
1765 #define ASM_PREFERRED_EH_DATA_FORMAT(CODE,GLOBAL) \
1767 ? (GLOBAL ? DW_EH_PE_indirect : 0) | DW_EH_PE_pcrel | DW_EH_PE_sdata4\
1768 : ((TARGET_ARCH64 && ! GLOBAL) \
1769 ? (DW_EH_PE_pcrel | DW_EH_PE_sdata4) \
1772 #define ASM_PREFERRED_EH_DATA_FORMAT(CODE,GLOBAL) \
1774 ? (GLOBAL ? DW_EH_PE_absptr : (DW_EH_PE_pcrel | DW_EH_PE_sdata4)) \
1775 : ((TARGET_ARCH64 && ! GLOBAL) \
1776 ? (DW_EH_PE_pcrel | DW_EH_PE_sdata4) \
1780 /* Emit a PC-relative relocation. */
1781 #define ASM_OUTPUT_DWARF_PCREL(FILE, SIZE, LABEL) \
1783 fputs (integer_asm_op (SIZE, FALSE), FILE); \
1784 fprintf (FILE, "%%r_disp%d(", SIZE * 8); \
1785 assemble_name (FILE, LABEL); \
1786 fputc (')', FILE); \
1790 /* Addressing modes, and classification of registers for them. */
1792 /* Macros to check register numbers against specific register classes. */
1794 /* These assume that REGNO is a hard or pseudo reg number.
1795 They give nonzero only if REGNO is a hard reg of the suitable class
1796 or a pseudo reg currently allocated to a suitable hard reg.
1797 Since they use reg_renumber, they are safe only once reg_renumber
1798 has been allocated, which happens in local-alloc.c. */
1800 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1801 ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < (unsigned)32 \
1802 || (REGNO) == FRAME_POINTER_REGNUM \
1803 || reg_renumber[REGNO] == FRAME_POINTER_REGNUM)
1805 #define REGNO_OK_FOR_BASE_P(REGNO) REGNO_OK_FOR_INDEX_P (REGNO)
1807 #define REGNO_OK_FOR_FP_P(REGNO) \
1808 (((unsigned) (REGNO) - 32 < (TARGET_V9 ? (unsigned)64 : (unsigned)32)) \
1809 || ((unsigned) reg_renumber[REGNO] - 32 < (TARGET_V9 ? (unsigned)64 : (unsigned)32)))
1810 #define REGNO_OK_FOR_CCFP_P(REGNO) \
1812 && (((unsigned) (REGNO) - 96 < (unsigned)4) \
1813 || ((unsigned) reg_renumber[REGNO] - 96 < (unsigned)4)))
1815 /* Now macros that check whether X is a register and also,
1816 strictly, whether it is in a specified class.
1818 These macros are specific to the SPARC, and may be used only
1819 in code for printing assembler insns and in conditions for
1820 define_optimization. */
1822 /* 1 if X is an fp register. */
1824 #define FP_REG_P(X) (REG_P (X) && REGNO_OK_FOR_FP_P (REGNO (X)))
1826 /* Is X, a REG, an in or global register? i.e. is regno 0..7 or 24..31 */
1827 #define IN_OR_GLOBAL_P(X) (REGNO (X) < 8 || (REGNO (X) >= 24 && REGNO (X) <= 31))
1829 /* Maximum number of registers that can appear in a valid memory address. */
1831 #define MAX_REGS_PER_ADDRESS 2
1833 /* Recognize any constant value that is a valid address.
1834 When PIC, we do not accept an address that would require a scratch reg
1835 to load into a register. */
1837 #define CONSTANT_ADDRESS_P(X) constant_address_p (X)
1839 /* Define this, so that when PIC, reload won't try to reload invalid
1840 addresses which require two reload registers. */
1842 #define LEGITIMATE_PIC_OPERAND_P(X) legitimate_pic_operand_p (X)
1844 /* Nonzero if the constant value X is a legitimate general operand.
1845 Anything can be made to work except floating point constants.
1846 If TARGET_VIS, 0.0 can be made to work as well. */
1848 #define LEGITIMATE_CONSTANT_P(X) legitimate_constant_p (X)
1850 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1851 and check its validity for a certain class.
1852 We have two alternate definitions for each of them.
1853 The usual definition accepts all pseudo regs; the other rejects
1854 them unless they have been allocated suitable hard regs.
1855 The symbol REG_OK_STRICT causes the latter definition to be used.
1857 Most source files want to accept pseudo regs in the hope that
1858 they will get allocated to the class that the insn wants them to be in.
1859 Source files for reload pass need to be strict.
1860 After reload, it makes no difference, since pseudo regs have
1861 been eliminated by then. */
1863 /* Optional extra constraints for this machine.
1865 'Q' handles floating point constants which can be moved into
1866 an integer register with a single sethi instruction.
1868 'R' handles floating point constants which can be moved into
1869 an integer register with a single mov instruction.
1871 'S' handles floating point constants which can be moved into
1872 an integer register using a high/lo_sum sequence.
1874 'T' handles memory addresses where the alignment is known to
1875 be at least 8 bytes.
1877 `U' handles all pseudo registers or a hard even numbered
1878 integer register, needed for ldd/std instructions.
1880 'W' handles the memory operand when moving operands in/out
1881 of 'e' constraint floating point registers.
1883 'Y' handles the zero vector constant. */
1885 #ifndef REG_OK_STRICT
1887 /* Nonzero if X is a hard reg that can be used as an index
1888 or if it is a pseudo reg. */
1889 #define REG_OK_FOR_INDEX_P(X) \
1891 || REGNO (X) == FRAME_POINTER_REGNUM \
1892 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1894 /* Nonzero if X is a hard reg that can be used as a base reg
1895 or if it is a pseudo reg. */
1896 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_INDEX_P (X)
1898 /* 'T', 'U' are for aligned memory loads which aren't needed for arch64.
1899 'W' is like 'T' but is assumed true on arch64.
1901 Remember to accept pseudo-registers for memory constraints if reload is
1904 #define EXTRA_CONSTRAINT(OP, C) \
1905 sparc_extra_constraint_check(OP, C, 0)
1909 /* Nonzero if X is a hard reg that can be used as an index. */
1910 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1911 /* Nonzero if X is a hard reg that can be used as a base reg. */
1912 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1914 #define EXTRA_CONSTRAINT(OP, C) \
1915 sparc_extra_constraint_check(OP, C, 1)
1919 /* Should gcc use [%reg+%lo(xx)+offset] addresses? */
1921 #ifdef HAVE_AS_OFFSETABLE_LO10
1922 #define USE_AS_OFFSETABLE_LO10 1
1924 #define USE_AS_OFFSETABLE_LO10 0
1927 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1928 that is a valid memory address for an instruction.
1929 The MODE argument is the machine mode for the MEM expression
1930 that wants to use this address.
1932 On SPARC, the actual legitimate addresses must be REG+REG or REG+SMALLINT
1933 ordinarily. This changes a bit when generating PIC.
1935 If you change this, execute "rm explow.o recog.o reload.o". */
1937 #define SYMBOLIC_CONST(X) symbolic_operand (X, VOIDmode)
1939 #define RTX_OK_FOR_BASE_P(X) \
1940 ((GET_CODE (X) == REG && REG_OK_FOR_BASE_P (X)) \
1941 || (GET_CODE (X) == SUBREG \
1942 && GET_CODE (SUBREG_REG (X)) == REG \
1943 && REG_OK_FOR_BASE_P (SUBREG_REG (X))))
1945 #define RTX_OK_FOR_INDEX_P(X) \
1946 ((GET_CODE (X) == REG && REG_OK_FOR_INDEX_P (X)) \
1947 || (GET_CODE (X) == SUBREG \
1948 && GET_CODE (SUBREG_REG (X)) == REG \
1949 && REG_OK_FOR_INDEX_P (SUBREG_REG (X))))
1951 #define RTX_OK_FOR_OFFSET_P(X) \
1952 (GET_CODE (X) == CONST_INT && INTVAL (X) >= -0x1000 && INTVAL (X) < 0x1000 - 8)
1954 #define RTX_OK_FOR_OLO10_P(X) \
1955 (GET_CODE (X) == CONST_INT && INTVAL (X) >= -0x1000 && INTVAL (X) < 0xc00 - 8)
1957 #ifdef REG_OK_STRICT
1958 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1960 if (legitimate_address_p (MODE, X, 1)) \
1964 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1966 if (legitimate_address_p (MODE, X, 0)) \
1971 /* Go to LABEL if ADDR (a legitimate address expression)
1972 has an effect that depends on the machine mode it is used for.
1978 is not equivalent to
1980 (mem:QI [%l7+a]) (mem:QI [%l7+a+1])
1982 because [%l7+a+1] is interpreted as the address of (a+1). */
1984 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
1986 if (flag_pic == 1) \
1988 if (GET_CODE (ADDR) == PLUS) \
1990 rtx op0 = XEXP (ADDR, 0); \
1991 rtx op1 = XEXP (ADDR, 1); \
1992 if (op0 == pic_offset_table_rtx \
1993 && SYMBOLIC_CONST (op1)) \
1999 /* Try machine-dependent ways of modifying an illegitimate address
2000 to be legitimate. If we find one, return the new, valid address.
2001 This macro is used in only one place: `memory_address' in explow.c.
2003 OLDX is the address as it was before break_out_memory_refs was called.
2004 In some cases it is useful to look at this to decide what needs to be done.
2006 MODE and WIN are passed so that this macro can use
2007 GO_IF_LEGITIMATE_ADDRESS.
2009 It is always safe for this macro to do nothing. It exists to recognize
2010 opportunities to optimize the output. */
2012 /* On SPARC, change REG+N into REG+REG, and REG+(X*Y) into REG+REG. */
2013 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
2015 (X) = legitimize_address (X, OLDX, MODE); \
2016 if (memory_address_p (MODE, X)) \
2020 /* Try a machine-dependent way of reloading an illegitimate address
2021 operand. If we find one, push the reload and jump to WIN. This
2022 macro is used in only one place: `find_reloads_address' in reload.c.
2024 For SPARC 32, we wish to handle addresses by splitting them into
2025 HIGH+LO_SUM pairs, retaining the LO_SUM in the memory reference.
2026 This cuts the number of extra insns by one.
2028 Do nothing when generating PIC code and the address is a
2029 symbolic operand or requires a scratch register. */
2031 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_LEVELS,WIN) \
2033 /* Decompose SImode constants into hi+lo_sum. We do have to \
2034 rerecognize what we produce, so be careful. */ \
2035 if (CONSTANT_P (X) \
2036 && (MODE != TFmode || TARGET_ARCH64) \
2037 && GET_MODE (X) == SImode \
2038 && GET_CODE (X) != LO_SUM && GET_CODE (X) != HIGH \
2040 && (symbolic_operand (X, Pmode) \
2041 || pic_address_needs_scratch (X))) \
2042 && sparc_cmodel <= CM_MEDLOW) \
2044 X = gen_rtx_LO_SUM (GET_MODE (X), \
2045 gen_rtx_HIGH (GET_MODE (X), X), X); \
2046 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
2047 BASE_REG_CLASS, GET_MODE (X), VOIDmode, 0, 0, \
2051 /* ??? 64-bit reloads. */ \
2054 /* Specify the machine mode that this machine uses
2055 for the index in the tablejump instruction. */
2056 /* If we ever implement any of the full models (such as CM_FULLANY),
2057 this has to be DImode in that case */
2058 #ifdef HAVE_GAS_SUBSECTION_ORDERING
2059 #define CASE_VECTOR_MODE \
2060 (! TARGET_PTR64 ? SImode : flag_pic ? SImode : TARGET_CM_MEDLOW ? SImode : DImode)
2062 /* If assembler does not have working .subsection -1, we use DImode for pic, as otherwise
2063 we have to sign extend which slows things down. */
2064 #define CASE_VECTOR_MODE \
2065 (! TARGET_PTR64 ? SImode : flag_pic ? DImode : TARGET_CM_MEDLOW ? SImode : DImode)
2068 /* Define this as 1 if `char' should by default be signed; else as 0. */
2069 #define DEFAULT_SIGNED_CHAR 1
2071 /* Max number of bytes we can move from memory to memory
2072 in one reasonably fast instruction. */
2075 /* If a memory-to-memory move would take MOVE_RATIO or more simple
2076 move-instruction pairs, we will do a movmem or libcall instead. */
2078 #define MOVE_RATIO (optimize_size ? 3 : 8)
2080 /* Define if operations between registers always perform the operation
2081 on the full register even if a narrower mode is specified. */
2082 #define WORD_REGISTER_OPERATIONS
2084 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2085 will either zero-extend or sign-extend. The value of this macro should
2086 be the code that says which one of the two operations is implicitly
2087 done, UNKNOWN if none. */
2088 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
2090 /* Nonzero if access to memory by bytes is slow and undesirable.
2091 For RISC chips, it means that access to memory by bytes is no
2092 better than access by words when possible, so grab a whole word
2093 and maybe make use of that. */
2094 #define SLOW_BYTE_ACCESS 1
2096 /* Define this to be nonzero if shift instructions ignore all but the low-order
2098 #define SHIFT_COUNT_TRUNCATED 1
2100 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
2101 is done just by pretending it is already truncated. */
2102 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2104 /* Specify the machine mode used for addresses. */
2105 #define Pmode (TARGET_ARCH64 ? DImode : SImode)
2107 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2108 return the mode to be used for the comparison. For floating-point,
2109 CCFP[E]mode is used. CC_NOOVmode should be used when the first operand
2110 is a PLUS, MINUS, NEG, or ASHIFT. CCmode should be used when no special
2111 processing is needed. */
2112 #define SELECT_CC_MODE(OP,X,Y) select_cc_mode ((OP), (X), (Y))
2114 /* Return nonzero if MODE implies a floating point inequality can be
2115 reversed. For SPARC this is always true because we have a full
2116 compliment of ordered and unordered comparisons, but until generic
2117 code knows how to reverse it correctly we keep the old definition. */
2118 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode && (MODE) != CCFPmode)
2120 /* A function address in a call instruction for indexing purposes. */
2121 #define FUNCTION_MODE Pmode
2123 /* Define this if addresses of constant functions
2124 shouldn't be put through pseudo regs where they can be cse'd.
2125 Desirable on machines where ordinary constants are expensive
2126 but a CALL with constant address is cheap. */
2127 #define NO_FUNCTION_CSE
2129 /* alloca should avoid clobbering the old register save area. */
2130 #define SETJMP_VIA_SAVE_AREA
2132 /* The _Q_* comparison libcalls return booleans. */
2133 #define FLOAT_LIB_COMPARE_RETURNS_BOOL(MODE, COMPARISON) ((MODE) == TFmode)
2135 /* Assume by default that the _Qp_* 64-bit libcalls are implemented such
2136 that the inputs are fully consumed before the output memory is clobbered. */
2138 #define TARGET_BUGGY_QP_LIB 0
2140 /* Assume by default that we do not have the Solaris-specific conversion
2141 routines nor 64-bit integer multiply and divide routines. */
2143 #define SUN_CONVERSION_LIBFUNCS 0
2144 #define DITF_CONVERSION_LIBFUNCS 0
2145 #define SUN_INTEGER_MULTIPLY_64 0
2147 /* Compute extra cost of moving data between one register class
2149 #define GENERAL_OR_I64(C) ((C) == GENERAL_REGS || (C) == I64_REGS)
2150 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
2151 (((FP_REG_CLASS_P (CLASS1) && GENERAL_OR_I64 (CLASS2)) \
2152 || (GENERAL_OR_I64 (CLASS1) && FP_REG_CLASS_P (CLASS2)) \
2153 || (CLASS1) == FPCC_REGS || (CLASS2) == FPCC_REGS) \
2154 ? ((sparc_cpu == PROCESSOR_ULTRASPARC \
2155 || sparc_cpu == PROCESSOR_ULTRASPARC3 \
2156 || sparc_cpu == PROCESSOR_NIAGARA) ? 12 : 6) : 2)
2158 /* Provide the cost of a branch. For pre-v9 processors we use
2159 a value of 3 to take into account the potential annulling of
2160 the delay slot (which ends up being a bubble in the pipeline slot)
2161 plus a cycle to take into consideration the instruction cache
2164 On v9 and later, which have branch prediction facilities, we set
2165 it to the depth of the pipeline as that is the cost of a
2166 mispredicted branch.
2168 On Niagara, normal branches insert 3 bubbles into the pipe
2169 and annulled branches insert 4 bubbles. */
2171 #define BRANCH_COST \
2172 ((sparc_cpu == PROCESSOR_V9 \
2173 || sparc_cpu == PROCESSOR_ULTRASPARC) \
2175 : (sparc_cpu == PROCESSOR_ULTRASPARC3 \
2177 : (sparc_cpu == PROCESSOR_NIAGARA \
2181 /* Control the assembler format that we output. */
2183 /* A C string constant describing how to begin a comment in the target
2184 assembler language. The compiler assumes that the comment will end at
2185 the end of the line. */
2187 #define ASM_COMMENT_START "!"
2189 /* Output to assembler file text saying following lines
2190 may contain character constants, extra white space, comments, etc. */
2192 #define ASM_APP_ON ""
2194 /* Output to assembler file text saying following lines
2195 no longer contain unusual constructs. */
2197 #define ASM_APP_OFF ""
2199 /* How to refer to registers in assembler output.
2200 This sequence is indexed by compiler's hard-register-number (see above). */
2202 #define REGISTER_NAMES \
2203 {"%g0", "%g1", "%g2", "%g3", "%g4", "%g5", "%g6", "%g7", \
2204 "%o0", "%o1", "%o2", "%o3", "%o4", "%o5", "%sp", "%o7", \
2205 "%l0", "%l1", "%l2", "%l3", "%l4", "%l5", "%l6", "%l7", \
2206 "%i0", "%i1", "%i2", "%i3", "%i4", "%i5", "%fp", "%i7", \
2207 "%f0", "%f1", "%f2", "%f3", "%f4", "%f5", "%f6", "%f7", \
2208 "%f8", "%f9", "%f10", "%f11", "%f12", "%f13", "%f14", "%f15", \
2209 "%f16", "%f17", "%f18", "%f19", "%f20", "%f21", "%f22", "%f23", \
2210 "%f24", "%f25", "%f26", "%f27", "%f28", "%f29", "%f30", "%f31", \
2211 "%f32", "%f33", "%f34", "%f35", "%f36", "%f37", "%f38", "%f39", \
2212 "%f40", "%f41", "%f42", "%f43", "%f44", "%f45", "%f46", "%f47", \
2213 "%f48", "%f49", "%f50", "%f51", "%f52", "%f53", "%f54", "%f55", \
2214 "%f56", "%f57", "%f58", "%f59", "%f60", "%f61", "%f62", "%f63", \
2215 "%fcc0", "%fcc1", "%fcc2", "%fcc3", "%icc", "%sfp" }
2217 /* Define additional names for use in asm clobbers and asm declarations. */
2219 #define ADDITIONAL_REGISTER_NAMES \
2220 {{"ccr", SPARC_ICC_REG}, {"cc", SPARC_ICC_REG}}
2222 /* On Sun 4, this limit is 2048. We use 1000 to be safe, since the length
2223 can run past this up to a continuation point. Once we used 1500, but
2224 a single entry in C++ can run more than 500 bytes, due to the length of
2225 mangled symbol names. dbxout.c should really be fixed to do
2226 continuations when they are actually needed instead of trying to
2228 #define DBX_CONTIN_LENGTH 1000
2230 /* This is how to output a command to make the user-level label named NAME
2231 defined for reference from other files. */
2233 /* Globalizing directive for a label. */
2234 #define GLOBAL_ASM_OP "\t.global "
2236 /* The prefix to add to user-visible assembler symbols. */
2238 #define USER_LABEL_PREFIX "_"
2240 /* This is how to store into the string LABEL
2241 the symbol_ref name of an internal numbered label where
2242 PREFIX is the class of label and NUM is the number within the class.
2243 This is suitable for output with `assemble_name'. */
2245 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
2246 sprintf ((LABEL), "*%s%ld", (PREFIX), (long)(NUM))
2248 /* This is how we hook in and defer the case-vector until the end of
2250 #define ASM_OUTPUT_ADDR_VEC(LAB,VEC) \
2251 sparc_defer_case_vector ((LAB),(VEC), 0)
2253 #define ASM_OUTPUT_ADDR_DIFF_VEC(LAB,VEC) \
2254 sparc_defer_case_vector ((LAB),(VEC), 1)
2256 /* This is how to output an element of a case-vector that is absolute. */
2258 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
2261 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
2262 if (CASE_VECTOR_MODE == SImode) \
2263 fprintf (FILE, "\t.word\t"); \
2265 fprintf (FILE, "\t.xword\t"); \
2266 assemble_name (FILE, label); \
2267 fputc ('\n', FILE); \
2270 /* This is how to output an element of a case-vector that is relative.
2271 (SPARC uses such vectors only when generating PIC.) */
2273 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2276 ASM_GENERATE_INTERNAL_LABEL (label, "L", (VALUE)); \
2277 if (CASE_VECTOR_MODE == SImode) \
2278 fprintf (FILE, "\t.word\t"); \
2280 fprintf (FILE, "\t.xword\t"); \
2281 assemble_name (FILE, label); \
2282 ASM_GENERATE_INTERNAL_LABEL (label, "L", (REL)); \
2283 fputc ('-', FILE); \
2284 assemble_name (FILE, label); \
2285 fputc ('\n', FILE); \
2288 /* This is what to output before and after case-vector (both
2289 relative and absolute). If .subsection -1 works, we put case-vectors
2290 at the beginning of the current section. */
2292 #ifdef HAVE_GAS_SUBSECTION_ORDERING
2294 #define ASM_OUTPUT_ADDR_VEC_START(FILE) \
2295 fprintf(FILE, "\t.subsection\t-1\n")
2297 #define ASM_OUTPUT_ADDR_VEC_END(FILE) \
2298 fprintf(FILE, "\t.previous\n")
2302 /* This is how to output an assembler line
2303 that says to advance the location counter
2304 to a multiple of 2**LOG bytes. */
2306 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
2308 fprintf (FILE, "\t.align %d\n", (1<<(LOG)))
2310 /* This is how to output an assembler line that says to advance
2311 the location counter to a multiple of 2**LOG bytes using the
2312 "nop" instruction as padding. */
2313 #define ASM_OUTPUT_ALIGN_WITH_NOP(FILE,LOG) \
2315 fprintf (FILE, "\t.align %d,0x1000000\n", (1<<(LOG)))
2317 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
2318 fprintf (FILE, "\t.skip "HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE))
2320 /* This says how to output an assembler line
2321 to define a global common symbol. */
2323 #define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
2324 ( fputs ("\t.common ", (FILE)), \
2325 assemble_name ((FILE), (NAME)), \
2326 fprintf ((FILE), ","HOST_WIDE_INT_PRINT_UNSIGNED",\"bss\"\n", (SIZE)))
2328 /* This says how to output an assembler line to define a local common
2331 #define ASM_OUTPUT_ALIGNED_LOCAL(FILE, NAME, SIZE, ALIGNED) \
2332 ( fputs ("\t.reserve ", (FILE)), \
2333 assemble_name ((FILE), (NAME)), \
2334 fprintf ((FILE), ","HOST_WIDE_INT_PRINT_UNSIGNED",\"bss\",%u\n", \
2335 (SIZE), ((ALIGNED) / BITS_PER_UNIT)))
2337 /* A C statement (sans semicolon) to output to the stdio stream
2338 FILE the assembler definition of uninitialized global DECL named
2339 NAME whose size is SIZE bytes and alignment is ALIGN bytes.
2340 Try to use asm_output_aligned_bss to implement this macro. */
2342 #define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
2344 ASM_OUTPUT_ALIGNED_LOCAL (FILE, NAME, SIZE, ALIGN); \
2347 #define IDENT_ASM_OP "\t.ident\t"
2349 /* Output #ident as a .ident. */
2351 #define ASM_OUTPUT_IDENT(FILE, NAME) \
2352 fprintf (FILE, "%s\"%s\"\n", IDENT_ASM_OP, NAME);
2354 /* Prettify the assembly. */
2356 extern int sparc_indent_opcode;
2358 #define ASM_OUTPUT_OPCODE(FILE, PTR) \
2360 if (sparc_indent_opcode) \
2363 sparc_indent_opcode = 0; \
2367 #define SPARC_SYMBOL_REF_TLS_P(RTX) \
2368 (GET_CODE (RTX) == SYMBOL_REF && SYMBOL_REF_TLS_MODEL (RTX) != 0)
2370 #define PRINT_OPERAND_PUNCT_VALID_P(CHAR) \
2371 ((CHAR) == '#' || (CHAR) == '*' || (CHAR) == '(' \
2372 || (CHAR) == ')' || (CHAR) == '_' || (CHAR) == '&')
2374 /* Print operand X (an rtx) in assembler syntax to file FILE.
2375 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2376 For `%' followed by punctuation, CODE is the punctuation and X is null. */
2378 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2380 /* Print a memory address as an operand to reference that memory location. */
2382 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
2383 { register rtx base, index = 0; \
2385 register rtx addr = ADDR; \
2386 if (GET_CODE (addr) == REG) \
2387 fputs (reg_names[REGNO (addr)], FILE); \
2388 else if (GET_CODE (addr) == PLUS) \
2390 if (GET_CODE (XEXP (addr, 0)) == CONST_INT) \
2391 offset = INTVAL (XEXP (addr, 0)), base = XEXP (addr, 1);\
2392 else if (GET_CODE (XEXP (addr, 1)) == CONST_INT) \
2393 offset = INTVAL (XEXP (addr, 1)), base = XEXP (addr, 0);\
2395 base = XEXP (addr, 0), index = XEXP (addr, 1); \
2396 if (GET_CODE (base) == LO_SUM) \
2398 gcc_assert (USE_AS_OFFSETABLE_LO10 \
2400 && ! TARGET_CM_MEDMID); \
2401 output_operand (XEXP (base, 0), 0); \
2402 fputs ("+%lo(", FILE); \
2403 output_address (XEXP (base, 1)); \
2404 fprintf (FILE, ")+%d", offset); \
2408 fputs (reg_names[REGNO (base)], FILE); \
2410 fprintf (FILE, "%+d", offset); \
2411 else if (GET_CODE (index) == REG) \
2412 fprintf (FILE, "+%s", reg_names[REGNO (index)]); \
2413 else if (GET_CODE (index) == SYMBOL_REF \
2414 || GET_CODE (index) == LABEL_REF \
2415 || GET_CODE (index) == CONST) \
2416 fputc ('+', FILE), output_addr_const (FILE, index); \
2417 else gcc_unreachable (); \
2420 else if (GET_CODE (addr) == MINUS \
2421 && GET_CODE (XEXP (addr, 1)) == LABEL_REF) \
2423 output_addr_const (FILE, XEXP (addr, 0)); \
2424 fputs ("-(", FILE); \
2425 output_addr_const (FILE, XEXP (addr, 1)); \
2426 fputs ("-.)", FILE); \
2428 else if (GET_CODE (addr) == LO_SUM) \
2430 output_operand (XEXP (addr, 0), 0); \
2431 if (TARGET_CM_MEDMID) \
2432 fputs ("+%l44(", FILE); \
2434 fputs ("+%lo(", FILE); \
2435 output_address (XEXP (addr, 1)); \
2436 fputc (')', FILE); \
2438 else if (flag_pic && GET_CODE (addr) == CONST \
2439 && GET_CODE (XEXP (addr, 0)) == MINUS \
2440 && GET_CODE (XEXP (XEXP (addr, 0), 1)) == CONST \
2441 && GET_CODE (XEXP (XEXP (XEXP (addr, 0), 1), 0)) == MINUS \
2442 && XEXP (XEXP (XEXP (XEXP (addr, 0), 1), 0), 1) == pc_rtx) \
2444 addr = XEXP (addr, 0); \
2445 output_addr_const (FILE, XEXP (addr, 0)); \
2446 /* Group the args of the second CONST in parenthesis. */ \
2447 fputs ("-(", FILE); \
2448 /* Skip past the second CONST--it does nothing for us. */\
2449 output_addr_const (FILE, XEXP (XEXP (addr, 1), 0)); \
2450 /* Close the parenthesis. */ \
2451 fputc (')', FILE); \
2455 output_addr_const (FILE, addr); \
2459 /* TLS support defaulting to original Sun flavor. GNU extensions
2460 must be activated in separate configuration files. */
2462 #define TARGET_TLS 1
2464 #define TARGET_TLS 0
2467 #define TARGET_SUN_TLS TARGET_TLS
2468 #define TARGET_GNU_TLS 0
2470 /* The number of Pmode words for the setjmp buffer. */
2471 #define JMP_BUF_SIZE 12