1 /* Definitions of target machine for GNU compiler, for Sun SPARC.
2 Copyright (C) 1987, 1988, 1989, 1992, 1994, 1995, 1996, 1997, 1998, 1999
3 2000 Free Software Foundation, Inc.
4 Contributed by Michael Tiemann (tiemann@cygnus.com).
5 64 bit SPARC V9 support by Michael Tiemann, Jim Wilson, and Doug Evans,
8 This file is part of GNU CC.
10 GNU CC is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 2, or (at your option)
15 GNU CC is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
20 You should have received a copy of the GNU General Public License
21 along with GNU CC; see the file COPYING. If not, write to
22 the Free Software Foundation, 59 Temple Place - Suite 330,
23 Boston, MA 02111-1307, USA. */
25 /* Note that some other tm.h files include this one and then override
26 whatever definitions are necessary. */
28 /* Specify this in a cover file to provide bi-architecture (32/64) support. */
29 /* #define SPARC_BI_ARCH */
31 /* Macro used later in this file to determine default architecture. */
32 #define DEFAULT_ARCH32_P ((TARGET_DEFAULT & MASK_64BIT) == 0)
34 /* TARGET_ARCH{32,64} are the main macros to decide which of the two
35 architectures to compile for. We allow targets to choose compile time or
38 #if defined(__sparcv9) || defined(__arch64__)
39 #define TARGET_ARCH32 0
41 #define TARGET_ARCH32 1
45 #define TARGET_ARCH32 (! TARGET_64BIT)
47 #define TARGET_ARCH32 (DEFAULT_ARCH32_P)
48 #endif /* SPARC_BI_ARCH */
49 #endif /* IN_LIBGCC2 */
50 #define TARGET_ARCH64 (! TARGET_ARCH32)
52 /* Code model selection.
53 -mcmodel is used to select the v9 code model.
54 Different code models aren't supported for v7/8 code.
56 TARGET_CM_32: 32 bit address space, top 32 bits = 0,
57 pointers are 32 bits. Note that this isn't intended
60 TARGET_CM_MEDLOW: 32 bit address space, top 32 bits = 0,
61 avoid generating %uhi and %ulo terms,
64 TARGET_CM_MEDMID: 64 bit address space.
65 The executable must be in the low 16 TB of memory.
66 This corresponds to the low 44 bits, and the %[hml]44
67 relocs are used. The text segment has a maximum size
70 TARGET_CM_MEDANY: 64 bit address space.
71 The text and data segments have a maximum size of 31
72 bits and may be located anywhere. The maximum offset
73 from any instruction to the label _GLOBAL_OFFSET_TABLE_
76 TARGET_CM_EMBMEDANY: 64 bit address space.
77 The text and data segments have a maximum size of 31 bits
78 and may be located anywhere. Register %g4 contains
79 the start address of the data segment.
90 /* Value of -mcmodel specified by user. */
91 extern const char *sparc_cmodel_string;
93 extern enum cmodel sparc_cmodel;
95 /* V9 code model selection. */
96 #define TARGET_CM_MEDLOW (sparc_cmodel == CM_MEDLOW)
97 #define TARGET_CM_MEDMID (sparc_cmodel == CM_MEDMID)
98 #define TARGET_CM_MEDANY (sparc_cmodel == CM_MEDANY)
99 #define TARGET_CM_EMBMEDANY (sparc_cmodel == CM_EMBMEDANY)
101 #define SPARC_DEFAULT_CMODEL CM_32
103 /* This is call-clobbered in the normal ABI, but is reserved in the
104 home grown (aka upward compatible) embedded ABI. */
105 #define EMBMEDANY_BASE_REG "%g4"
107 /* Values of TARGET_CPU_DEFAULT, set via -D in the Makefile,
108 and specified by the user via --with-cpu=foo.
109 This specifies the cpu implementation, not the architecture size. */
110 /* Note that TARGET_CPU_v9 is assumed to start the list of 64-bit
112 #define TARGET_CPU_sparc 0
113 #define TARGET_CPU_v7 0 /* alias for previous */
114 #define TARGET_CPU_sparclet 1
115 #define TARGET_CPU_sparclite 2
116 #define TARGET_CPU_v8 3 /* generic v8 implementation */
117 #define TARGET_CPU_supersparc 4
118 #define TARGET_CPU_hypersparc 5
119 #define TARGET_CPU_sparc86x 6
120 #define TARGET_CPU_sparclite86x 6
121 #define TARGET_CPU_v9 7 /* generic v9 implementation */
122 #define TARGET_CPU_sparcv9 7 /* alias */
123 #define TARGET_CPU_sparc64 7 /* alias */
124 #define TARGET_CPU_ultrasparc 8
126 #if TARGET_CPU_DEFAULT == TARGET_CPU_v9 \
127 || TARGET_CPU_DEFAULT == TARGET_CPU_ultrasparc
129 #define CPP_CPU32_DEFAULT_SPEC ""
130 #define ASM_CPU32_DEFAULT_SPEC ""
132 #if TARGET_CPU_DEFAULT == TARGET_CPU_v9
133 /* ??? What does Sun's CC pass? */
134 #define CPP_CPU64_DEFAULT_SPEC "-D__sparc_v9__"
135 /* ??? It's not clear how other assemblers will handle this, so by default
136 use GAS. Sun's Solaris assembler recognizes -xarch=v8plus, but this case
137 is handled in sol2.h. */
138 #define ASM_CPU64_DEFAULT_SPEC "-Av9"
140 #if TARGET_CPU_DEFAULT == TARGET_CPU_ultrasparc
141 #define CPP_CPU64_DEFAULT_SPEC "-D__sparc_v9__"
142 #define ASM_CPU64_DEFAULT_SPEC "-Av9a"
147 #define CPP_CPU64_DEFAULT_SPEC ""
148 #define ASM_CPU64_DEFAULT_SPEC ""
150 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparc \
151 || TARGET_CPU_DEFAULT == TARGET_CPU_v8
152 #define CPP_CPU32_DEFAULT_SPEC ""
153 #define ASM_CPU32_DEFAULT_SPEC ""
156 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparclet
157 #define CPP_CPU32_DEFAULT_SPEC "-D__sparclet__"
158 #define ASM_CPU32_DEFAULT_SPEC "-Asparclet"
161 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparclite
162 #define CPP_CPU32_DEFAULT_SPEC "-D__sparclite__"
163 #define ASM_CPU32_DEFAULT_SPEC "-Asparclite"
166 #if TARGET_CPU_DEFAULT == TARGET_CPU_supersparc
167 #define CPP_CPU32_DEFAULT_SPEC "-D__supersparc__ -D__sparc_v8__"
168 #define ASM_CPU32_DEFAULT_SPEC ""
171 #if TARGET_CPU_DEFAULT == TARGET_CPU_hypersparc
172 #define CPP_CPU32_DEFAULT_SPEC "-D__hypersparc__ -D__sparc_v8__"
173 #define ASM_CPU32_DEFAULT_SPEC ""
176 #if TARGET_CPU_DEFAULT == TARGET_CPU_sparclite86x
177 #define CPP_CPU32_DEFAULT_SPEC "-D__sparclite86x__"
178 #define ASM_CPU32_DEFAULT_SPEC "-Asparclite"
183 #if !defined(CPP_CPU32_DEFAULT_SPEC) || !defined(CPP_CPU64_DEFAULT_SPEC)
184 Unrecognized value in TARGET_CPU_DEFAULT.
189 #define CPP_CPU_DEFAULT_SPEC \
190 (DEFAULT_ARCH32_P ? "\
191 %{m64:" CPP_CPU64_DEFAULT_SPEC "} \
192 %{!m64:" CPP_CPU32_DEFAULT_SPEC "} \
194 %{m32:" CPP_CPU32_DEFAULT_SPEC "} \
195 %{!m32:" CPP_CPU64_DEFAULT_SPEC "} \
197 #define ASM_CPU_DEFAULT_SPEC \
198 (DEFAULT_ARCH32_P ? "\
199 %{m64:" ASM_CPU64_DEFAULT_SPEC "} \
200 %{!m64:" ASM_CPU32_DEFAULT_SPEC "} \
202 %{m32:" ASM_CPU32_DEFAULT_SPEC "} \
203 %{!m32:" ASM_CPU64_DEFAULT_SPEC "} \
206 #else /* !SPARC_BI_ARCH */
208 #define CPP_CPU_DEFAULT_SPEC (DEFAULT_ARCH32_P ? CPP_CPU32_DEFAULT_SPEC : CPP_CPU64_DEFAULT_SPEC)
209 #define ASM_CPU_DEFAULT_SPEC (DEFAULT_ARCH32_P ? ASM_CPU32_DEFAULT_SPEC : ASM_CPU64_DEFAULT_SPEC)
211 #endif /* !SPARC_BI_ARCH */
213 /* Names to predefine in the preprocessor for this target machine.
214 ??? It would be nice to not include any subtarget specific values here,
215 however there's no way to portably provide subtarget values to
216 CPP_PREFINES. Also, -D values in CPP_SUBTARGET_SPEC don't get turned into
217 foo, __foo and __foo__. */
219 #define CPP_PREDEFINES "-Dsparc -Dsun -Dunix -Asystem=unix -Asystem=bsd"
221 /* Define macros to distinguish architectures. */
223 /* Common CPP definitions used by CPP_SPEC amongst the various targets
224 for handling -mcpu=xxx switches. */
225 #define CPP_CPU_SPEC "\
227 %{msparclite:-D__sparclite__} \
228 %{mf930:-D__sparclite__} %{mf934:-D__sparclite__} \
229 %{mv8:-D__sparc_v8__} \
230 %{msupersparc:-D__supersparc__ -D__sparc_v8__} \
231 %{mcpu=sparclet:-D__sparclet__} %{mcpu=tsc701:-D__sparclet__} \
232 %{mcpu=sparclite:-D__sparclite__} \
233 %{mcpu=f930:-D__sparclite__} %{mcpu=f934:-D__sparclite__} \
234 %{mcpu=v8:-D__sparc_v8__} \
235 %{mcpu=supersparc:-D__supersparc__ -D__sparc_v8__} \
236 %{mcpu=hypersparc:-D__hypersparc__ -D__sparc_v8__} \
237 %{mcpu=sparclite86x:-D__sparclite86x__} \
238 %{mcpu=v9:-D__sparc_v9__} \
239 %{mcpu=ultrasparc:-D__sparc_v9__} \
240 %{!mcpu*:%{!mcypress:%{!msparclite:%{!mf930:%{!mf934:%{!mv8:%{!msupersparc:%(cpp_cpu_default)}}}}}}} \
243 /* ??? The GCC_NEW_VARARGS macro is now obsolete, because gcc always uses
244 the right varags.h file when bootstrapping. */
245 /* ??? It's not clear what value we want to use for -Acpu/machine for
246 sparc64 in 32 bit environments, so for now we only use `sparc64' in
247 64 bit environments. */
251 #define CPP_ARCH32_SPEC "-D__SIZE_TYPE__=unsigned\\ int -D__PTRDIFF_TYPE__=int \
252 -D__GCC_NEW_VARARGS__ -Acpu=sparc -Amachine=sparc"
253 #define CPP_ARCH64_SPEC "-D__SIZE_TYPE__=long\\ unsigned\\ int -D__PTRDIFF_TYPE__=long\\ int \
254 -D__arch64__ -Acpu=sparc64 -Amachine=sparc64"
258 #define CPP_ARCH32_SPEC "-D__GCC_NEW_VARARGS__ -Acpu=sparc -Amachine=sparc"
259 #define CPP_ARCH64_SPEC "-D__arch64__ -Acpu=sparc64 -Amachine=sparc64"
263 #define CPP_ARCH_DEFAULT_SPEC \
264 (DEFAULT_ARCH32_P ? CPP_ARCH32_SPEC : CPP_ARCH64_SPEC)
266 #define CPP_ARCH_SPEC "\
267 %{m32:%(cpp_arch32)} \
268 %{m64:%(cpp_arch64)} \
269 %{!m32:%{!m64:%(cpp_arch_default)}} \
272 /* Macros to distinguish endianness. */
273 #define CPP_ENDIAN_SPEC "\
274 %{mlittle-endian:-D__LITTLE_ENDIAN__} \
275 %{mlittle-endian-data:-D__LITTLE_ENDIAN_DATA__}"
277 /* Macros to distinguish the particular subtarget. */
278 #define CPP_SUBTARGET_SPEC ""
280 #define CPP_SPEC "%(cpp_cpu) %(cpp_arch) %(cpp_endian) %(cpp_subtarget)"
282 /* Prevent error on `-sun4' and `-target sun4' options. */
283 /* This used to translate -dalign to -malign, but that is no good
284 because it can't turn off the usual meaning of making debugging dumps. */
285 /* Translate old style -m<cpu> into new style -mcpu=<cpu>.
286 ??? Delete support for -m<cpu> for 2.9. */
289 %{sun4:} %{target:} \
290 %{mcypress:-mcpu=cypress} \
291 %{msparclite:-mcpu=sparclite} %{mf930:-mcpu=f930} %{mf934:-mcpu=f934} \
292 %{mv8:-mcpu=v8} %{msupersparc:-mcpu=supersparc} \
295 /* Override in target specific files. */
296 #define ASM_CPU_SPEC "\
297 %{mcpu=sparclet:-Asparclet} %{mcpu=tsc701:-Asparclet} \
298 %{msparclite:-Asparclite} \
299 %{mf930:-Asparclite} %{mf934:-Asparclite} \
300 %{mcpu=sparclite:-Asparclite} \
301 %{mcpu=sparclite86x:-Asparclite} \
302 %{mcpu=f930:-Asparclite} %{mcpu=f934:-Asparclite} \
303 %{mv8plus:-Av8plus} \
305 %{mcpu=ultrasparc:%{!mv8plus:-Av9a}} \
306 %{!mcpu*:%{!mcypress:%{!msparclite:%{!mf930:%{!mf934:%{!mv8:%{!msupersparc:%(asm_cpu_default)}}}}}}} \
309 /* Word size selection, among other things.
310 This is what GAS uses. Add %(asm_arch) to ASM_SPEC to enable. */
312 #define ASM_ARCH32_SPEC "-32"
313 #ifdef HAVE_AS_REGISTER_PSEUDO_OP
314 #define ASM_ARCH64_SPEC "-64 -no-undeclared-regs"
316 #define ASM_ARCH64_SPEC "-64"
318 #define ASM_ARCH_DEFAULT_SPEC \
319 (DEFAULT_ARCH32_P ? ASM_ARCH32_SPEC : ASM_ARCH64_SPEC)
321 #define ASM_ARCH_SPEC "\
322 %{m32:%(asm_arch32)} \
323 %{m64:%(asm_arch64)} \
324 %{!m32:%{!m64:%(asm_arch_default)}} \
327 #ifdef HAVE_AS_RELAX_OPTION
328 #define ASM_RELAX_SPEC "%{!mno-relax:-relax}"
330 #define ASM_RELAX_SPEC ""
333 /* Special flags to the Sun-4 assembler when using pipe for input. */
336 %| %{R} %{!pg:%{!p:%{fpic:-k} %{fPIC:-k}}} %{keep-local-as-symbols:-L} \
337 %(asm_cpu) %(asm_relax)"
339 #define LIB_SPEC "%{!shared:%{!p:%{!pg:-lc}}%{p:-lc_p}%{pg:-lc_p} %{g:-lg}}"
341 /* Provide required defaults for linker -e and -d switches. */
344 "%{!shared:%{!nostdlib:%{!r*:%{!e*:-e start}}} -dc -dp} %{static:-Bstatic} \
345 %{assert*} %{shared:%{!mimpure-text:-assert pure-text}}"
347 /* This macro defines names of additional specifications to put in the specs
348 that can be used in various specifications like CC1_SPEC. Its definition
349 is an initializer with a subgrouping for each command option.
351 Each subgrouping contains a string constant, that defines the
352 specification name, and a string constant that used by the GNU CC driver
355 Do not define this macro if it does not need to do anything. */
357 #define EXTRA_SPECS \
358 { "cpp_cpu", CPP_CPU_SPEC }, \
359 { "cpp_cpu_default", CPP_CPU_DEFAULT_SPEC }, \
360 { "cpp_arch32", CPP_ARCH32_SPEC }, \
361 { "cpp_arch64", CPP_ARCH64_SPEC }, \
362 { "cpp_arch_default", CPP_ARCH_DEFAULT_SPEC },\
363 { "cpp_arch", CPP_ARCH_SPEC }, \
364 { "cpp_endian", CPP_ENDIAN_SPEC }, \
365 { "cpp_subtarget", CPP_SUBTARGET_SPEC }, \
366 { "asm_cpu", ASM_CPU_SPEC }, \
367 { "asm_cpu_default", ASM_CPU_DEFAULT_SPEC }, \
368 { "asm_arch32", ASM_ARCH32_SPEC }, \
369 { "asm_arch64", ASM_ARCH64_SPEC }, \
370 { "asm_relax", ASM_RELAX_SPEC }, \
371 { "asm_arch_default", ASM_ARCH_DEFAULT_SPEC },\
372 { "asm_arch", ASM_ARCH_SPEC }, \
373 SUBTARGET_EXTRA_SPECS
375 #define SUBTARGET_EXTRA_SPECS
378 #define NO_BUILTIN_PTRDIFF_TYPE
379 #define NO_BUILTIN_SIZE_TYPE
381 #define PTRDIFF_TYPE (TARGET_ARCH64 ? "long int" : "int")
382 #define SIZE_TYPE (TARGET_ARCH64 ? "long unsigned int" : "unsigned int")
384 /* ??? This should be 32 bits for v9 but what can we do? */
385 #define WCHAR_TYPE "short unsigned int"
386 #define WCHAR_TYPE_SIZE 16
387 #define MAX_WCHAR_TYPE_SIZE 16
389 /* Show we can debug even without a frame pointer. */
390 #define CAN_DEBUG_WITHOUT_FP
392 /* To make profiling work with -f{pic,PIC}, we need to emit the profiling
393 code into the rtl. Also, if we are profiling, we cannot eliminate
394 the frame pointer (because the return address will get smashed). */
396 #define OVERRIDE_OPTIONS \
398 if (profile_flag || profile_block_flag || profile_arc_flag) \
402 const char *pic_string = (flag_pic == 1) ? "-fpic" : "-fPIC";\
403 warning ("%s and profiling conflict: disabling %s", \
404 pic_string, pic_string); \
407 flag_omit_frame_pointer = 0; \
409 sparc_override_options (); \
410 SUBTARGET_OVERRIDE_OPTIONS; \
413 /* This is meant to be redefined in the host dependent files. */
414 #define SUBTARGET_OVERRIDE_OPTIONS
416 /* These compiler options take an argument. We ignore -target for now. */
418 #define WORD_SWITCH_TAKES_ARG(STR) \
419 (DEFAULT_WORD_SWITCH_TAKES_ARG (STR) \
420 || !strcmp (STR, "target") || !strcmp (STR, "assert"))
422 /* Print subsidiary information on the compiler version in use. */
424 #define TARGET_VERSION fprintf (stderr, " (sparc)");
426 /* Generate DBX debugging information. */
428 #define DBX_DEBUGGING_INFO
430 /* Run-time compilation parameters selecting different hardware subsets. */
432 extern int target_flags;
434 /* Nonzero if we should generate code to use the fpu. */
436 #define TARGET_FPU (target_flags & MASK_FPU)
438 /* Nonzero if we should use FUNCTION_EPILOGUE. Otherwise, we
439 use fast return insns, but lose some generality. */
440 #define MASK_EPILOGUE 2
441 #define TARGET_EPILOGUE (target_flags & MASK_EPILOGUE)
443 /* Nonzero if we should assume that double pointers might be unaligned.
444 This can happen when linking gcc compiled code with other compilers,
445 because the ABI only guarantees 4 byte alignment. */
446 #define MASK_UNALIGNED_DOUBLES 4
447 #define TARGET_UNALIGNED_DOUBLES (target_flags & MASK_UNALIGNED_DOUBLES)
449 /* Nonzero means that we should generate code for a v8 sparc. */
451 #define TARGET_V8 (target_flags & MASK_V8)
453 /* Nonzero means that we should generate code for a sparclite.
454 This enables the sparclite specific instructions, but does not affect
455 whether FPU instructions are emitted. */
456 #define MASK_SPARCLITE 0x10
457 #define TARGET_SPARCLITE (target_flags & MASK_SPARCLITE)
459 /* Nonzero if we're compiling for the sparclet. */
460 #define MASK_SPARCLET 0x20
461 #define TARGET_SPARCLET (target_flags & MASK_SPARCLET)
463 /* Nonzero if we're compiling for v9 sparc.
464 Note that v9's can run in 32 bit mode so this doesn't necessarily mean
465 the word size is 64. */
467 #define TARGET_V9 (target_flags & MASK_V9)
469 /* Non-zero to generate code that uses the instructions deprecated in
470 the v9 architecture. This option only applies to v9 systems. */
471 /* ??? This isn't user selectable yet. It's used to enable such insns
472 on 32 bit v9 systems and for the moment they're permanently disabled
473 on 64 bit v9 systems. */
474 #define MASK_DEPRECATED_V8_INSNS 0x80
475 #define TARGET_DEPRECATED_V8_INSNS (target_flags & MASK_DEPRECATED_V8_INSNS)
477 /* Mask of all CPU selection flags. */
479 (MASK_V8 + MASK_SPARCLITE + MASK_SPARCLET + MASK_V9 + MASK_DEPRECATED_V8_INSNS)
481 /* Non-zero means don't pass `-assert pure-text' to the linker. */
482 #define MASK_IMPURE_TEXT 0x100
483 #define TARGET_IMPURE_TEXT (target_flags & MASK_IMPURE_TEXT)
485 /* Nonzero means that we should generate code using a flat register window
486 model, i.e. no save/restore instructions are generated, which is
487 compatible with normal sparc code.
488 The frame pointer is %i7 instead of %fp. */
489 #define MASK_FLAT 0x200
490 #define TARGET_FLAT (target_flags & MASK_FLAT)
492 /* Nonzero means use the registers that the Sparc ABI reserves for
493 application software. This must be the default to coincide with the
494 setting in FIXED_REGISTERS. */
495 #define MASK_APP_REGS 0x400
496 #define TARGET_APP_REGS (target_flags & MASK_APP_REGS)
498 /* Option to select how quad word floating point is implemented.
499 When TARGET_HARD_QUAD is true, we use the hardware quad instructions.
500 Otherwise, we use the SPARC ABI quad library functions. */
501 #define MASK_HARD_QUAD 0x800
502 #define TARGET_HARD_QUAD (target_flags & MASK_HARD_QUAD)
504 /* Non-zero on little-endian machines. */
505 /* ??? Little endian support currently only exists for sparclet-aout and
506 sparc64-elf configurations. May eventually want to expand the support
507 to all targets, but for now it's kept local to only those two. */
508 #define MASK_LITTLE_ENDIAN 0x1000
509 #define TARGET_LITTLE_ENDIAN (target_flags & MASK_LITTLE_ENDIAN)
511 /* 0x2000, 0x4000 are unused */
513 /* Nonzero if pointers are 64 bits.
514 At the moment it must follow architecture size flag. */
515 #define MASK_PTR64 0x8000
516 #define TARGET_PTR64 (target_flags & MASK_PTR64)
518 /* Nonzero if generating code to run in a 64 bit environment.
519 This is intended to only be used by TARGET_ARCH{32,64} as they are the
520 mechanism used to control compile time or run time selection. */
521 #define MASK_64BIT 0x10000
522 #define TARGET_64BIT (target_flags & MASK_64BIT)
524 /* 0x20000,0x40000 unused */
526 /* Non-zero means use a stack bias of 2047. Stack offsets are obtained by
527 adding 2047 to %sp. This option is for v9 only and is the default. */
528 #define MASK_STACK_BIAS 0x80000
529 #define TARGET_STACK_BIAS (target_flags & MASK_STACK_BIAS)
531 /* 0x100000,0x200000 unused */
533 /* Non-zero means -m{,no-}fpu was passed on the command line. */
534 #define MASK_FPU_SET 0x400000
535 #define TARGET_FPU_SET (target_flags & MASK_FPU_SET)
537 /* Use the UltraSPARC Visual Instruction Set extensions. */
538 #define MASK_VIS 0x1000000
539 #define TARGET_VIS (target_flags & MASK_VIS)
541 /* Compile for Solaris V8+. 32 bit Solaris preserves the high bits of
542 the current out and global registers and Linux 2.2+ as well. */
543 #define MASK_V8PLUS 0x2000000
544 #define TARGET_V8PLUS (target_flags & MASK_V8PLUS)
546 /* Force a the fastest alignment on structures to take advantage of
548 #define MASK_FASTER_STRUCTS 0x4000000
549 #define TARGET_FASTER_STRUCTS (target_flags & MASK_FASTER_STRUCTS)
551 /* Use IEEE quad long double. */
552 #define MASK_LONG_DOUBLE_128 0x8000000
553 #define TARGET_LONG_DOUBLE_128 (target_flags & MASK_LONG_DOUBLE_128)
555 /* TARGET_HARD_MUL: Use hardware multiply instructions but not %y.
556 TARGET_HARD_MUL32: Use hardware multiply instructions with rd %y
557 to get high 32 bits. False in V8+ or V9 because multiply stores
558 a 64 bit result in a register. */
560 #define TARGET_HARD_MUL32 \
561 ((TARGET_V8 || TARGET_SPARCLITE \
562 || TARGET_SPARCLET || TARGET_DEPRECATED_V8_INSNS) \
563 && ! TARGET_V8PLUS && TARGET_ARCH32)
565 #define TARGET_HARD_MUL \
566 (TARGET_V8 || TARGET_SPARCLITE || TARGET_SPARCLET \
567 || TARGET_DEPRECATED_V8_INSNS || TARGET_V8PLUS)
570 /* Macro to define tables used to set the flags.
571 This is a list in braces of pairs in braces,
572 each pair being { "NAME", VALUE }
573 where VALUE is the bits to set or minus the bits to clear.
574 An empty string NAME is used to identify the default VALUE. */
576 #define TARGET_SWITCHES \
577 { {"fpu", MASK_FPU | MASK_FPU_SET, \
578 N_("Use hardware fp") }, \
579 {"no-fpu", -MASK_FPU, \
580 N_("Do not use hardware fp") }, \
581 {"no-fpu", MASK_FPU_SET, NULL, }, \
582 {"hard-float", MASK_FPU | MASK_FPU_SET, \
583 N_("Use hardware fp") }, \
584 {"soft-float", -MASK_FPU, \
585 N_("Do not use hardware fp") }, \
586 {"soft-float", MASK_FPU_SET, NULL }, \
587 {"epilogue", MASK_EPILOGUE, \
588 N_("Use FUNCTION_EPILOGUE") }, \
589 {"no-epilogue", -MASK_EPILOGUE, \
590 N_("Do not use FUNCTION_EPILOGUE") }, \
591 {"unaligned-doubles", MASK_UNALIGNED_DOUBLES, \
592 N_("Assume possible double misalignment") }, \
593 {"no-unaligned-doubles", -MASK_UNALIGNED_DOUBLES, \
594 N_("Assume all doubles are aligned") }, \
595 {"impure-text", MASK_IMPURE_TEXT, \
596 N_("Pass -assert pure-text to linker") }, \
597 {"no-impure-text", -MASK_IMPURE_TEXT, \
598 N_("Do not pass -assert pure-text to linker") }, \
599 {"flat", MASK_FLAT, \
600 N_("Use flat register window model") }, \
601 {"no-flat", -MASK_FLAT, \
602 N_("Do not use flat register window model") }, \
603 {"app-regs", MASK_APP_REGS, \
604 N_("Use ABI reserved registers") }, \
605 {"no-app-regs", -MASK_APP_REGS, \
606 N_("Do not use ABI reserved registers") }, \
607 {"hard-quad-float", MASK_HARD_QUAD, \
608 N_("Use hardware quad fp instructions") }, \
609 {"soft-quad-float", -MASK_HARD_QUAD, \
610 N_("Do not use hardware quad fp instructions") }, \
611 {"v8plus", MASK_V8PLUS, \
612 N_("Compile for v8plus ABI") }, \
613 {"no-v8plus", -MASK_V8PLUS, \
614 N_("Do not compile for v8plus ABI") }, \
616 N_("Utilize Visual Instruction Set") }, \
617 {"no-vis", -MASK_VIS, \
618 N_("Do not utilize Visual Instruction Set") }, \
619 /* ??? These are deprecated, coerced to -mcpu=. Delete in 2.9. */ \
621 N_("Optimize for Cypress processors") }, \
623 N_("Optimize for SparcLite processors") }, \
625 N_("Optimize for F930 processors") }, \
627 N_("Optimize for F934 processors") }, \
629 N_("Use V8 Sparc ISA") }, \
631 N_("Optimize for SuperSparc processors") }, \
632 /* End of deprecated options. */ \
633 {"ptr64", MASK_PTR64, \
634 N_("Pointers are 64-bit") }, \
635 {"ptr32", -MASK_PTR64, \
636 N_("Pointers are 32-bit") }, \
637 {"32", -MASK_64BIT, \
638 N_("Use 32-bit ABI") }, \
640 N_("Use 64-bit ABI") }, \
641 {"stack-bias", MASK_STACK_BIAS, \
642 N_("Use stack bias") }, \
643 {"no-stack-bias", -MASK_STACK_BIAS, \
644 N_("Do not use stack bias") }, \
645 {"faster-structs", MASK_FASTER_STRUCTS, \
646 N_("Use structs on stronger alignment for double-word copies") }, \
647 {"no-faster-structs", -MASK_FASTER_STRUCTS, \
648 N_("Do not use structs on stronger alignment for double-word copies") }, \
650 N_("Optimize tail call instructions in assembler and linker") }, \
652 N_("Do not optimize tail call instructions in assembler or linker") }, \
654 { "", TARGET_DEFAULT, ""}}
656 /* MASK_APP_REGS must always be the default because that's what
657 FIXED_REGISTERS is set to and -ffixed- is processed before
658 CONDITIONAL_REGISTER_USAGE is called (where we process -mno-app-regs). */
659 #define TARGET_DEFAULT (MASK_APP_REGS + MASK_EPILOGUE + MASK_FPU)
661 /* This is meant to be redefined in target specific files. */
662 #define SUBTARGET_SWITCHES
665 These must match the values for the cpu attribute in sparc.md. */
666 enum processor_type {
670 PROCESSOR_SUPERSPARC,
674 PROCESSOR_HYPERSPARC,
675 PROCESSOR_SPARCLITE86X,
682 /* This is set from -m{cpu,tune}=xxx. */
683 extern enum processor_type sparc_cpu;
685 /* Recast the cpu class to be the cpu attribute.
686 Every file includes us, but not every file includes insn-attr.h. */
687 #define sparc_cpu_attr ((enum attr_cpu) sparc_cpu)
689 /* This macro is similar to `TARGET_SWITCHES' but defines names of
690 command options that have values. Its definition is an
691 initializer with a subgrouping for each command option.
693 Each subgrouping contains a string constant, that defines the
694 fixed part of the option name, and the address of a variable.
695 The variable, type `char *', is set to the variable part of the
696 given option if the fixed part matches. The actual option name
697 is made by appending `-m' to the specified name.
699 Here is an example which defines `-mshort-data-NUMBER'. If the
700 given option is `-mshort-data-512', the variable `m88k_short_data'
701 will be set to the string `"512"'.
703 extern char *m88k_short_data;
704 #define TARGET_OPTIONS { { "short-data-", &m88k_short_data } } */
706 #define TARGET_OPTIONS \
708 { "cpu=", &sparc_select[1].string, \
709 N_("Use features of and schedule code for given CPU") }, \
710 { "tune=", &sparc_select[2].string, \
711 N_("Schedule code for given CPU") }, \
712 { "cmodel=", &sparc_cmodel_string, \
713 N_("Use given Sparc code model") }, \
717 /* This is meant to be redefined in target specific files. */
718 #define SUBTARGET_OPTIONS
720 /* sparc_select[0] is reserved for the default cpu. */
721 struct sparc_cpu_select
729 extern struct sparc_cpu_select sparc_select[];
731 /* target machine storage layout */
733 /* Define for cross-compilation to a sparc target with no TFmode from a host
734 with a different float format (e.g. VAX). */
735 #define REAL_ARITHMETIC
737 /* Define this if most significant bit is lowest numbered
738 in instructions that operate on numbered bit-fields. */
739 #define BITS_BIG_ENDIAN 1
741 /* Define this if most significant byte of a word is the lowest numbered. */
742 #define BYTES_BIG_ENDIAN 1
744 /* Define this if most significant word of a multiword number is the lowest
746 #define WORDS_BIG_ENDIAN 1
748 /* Define this to set the endianness to use in libgcc2.c, which can
749 not depend on target_flags. */
750 #if defined (__LITTLE_ENDIAN__) || defined(__LITTLE_ENDIAN_DATA__)
751 #define LIBGCC2_WORDS_BIG_ENDIAN 0
753 #define LIBGCC2_WORDS_BIG_ENDIAN 1
756 /* number of bits in an addressable storage unit */
757 #define BITS_PER_UNIT 8
759 /* Width in bits of a "word", which is the contents of a machine register.
760 Note that this is not necessarily the width of data type `int';
761 if using 16-bit ints on a 68000, this would still be 32.
762 But on a machine with 16-bit registers, this would be 16. */
763 #define BITS_PER_WORD (TARGET_ARCH64 ? 64 : 32)
764 #define MAX_BITS_PER_WORD 64
766 /* Width of a word, in units (bytes). */
767 #define UNITS_PER_WORD (TARGET_ARCH64 ? 8 : 4)
769 #define MIN_UNITS_PER_WORD UNITS_PER_WORD
771 #define MIN_UNITS_PER_WORD 4
774 /* Now define the sizes of the C data types. */
776 #define SHORT_TYPE_SIZE 16
777 #define INT_TYPE_SIZE 32
778 #define LONG_TYPE_SIZE (TARGET_ARCH64 ? 64 : 32)
779 #define LONG_LONG_TYPE_SIZE 64
780 #define FLOAT_TYPE_SIZE 32
781 #define DOUBLE_TYPE_SIZE 64
783 #if defined (SPARC_BI_ARCH)
784 #define MAX_LONG_TYPE_SIZE 64
788 /* ??? This does not work in SunOS 4.x, so it is not enabled here.
789 Instead, it is enabled in sol2.h, because it does work under Solaris. */
790 /* Define for support of TFmode long double and REAL_ARITHMETIC.
791 Sparc ABI says that long double is 4 words. */
792 #define LONG_DOUBLE_TYPE_SIZE 128
795 /* Width in bits of a pointer.
796 See also the macro `Pmode' defined below. */
797 #define POINTER_SIZE (TARGET_PTR64 ? 64 : 32)
799 /* A macro to update MODE and UNSIGNEDP when an object whose type
800 is TYPE and which has the specified mode and signedness is to be
801 stored in a register. This macro is only called when TYPE is a
803 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
805 && GET_MODE_CLASS (MODE) == MODE_INT \
806 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
811 /* Define this macro if the promotion described by PROMOTE_MODE
812 should also be done for outgoing function arguments. */
813 /* This is only needed for TARGET_ARCH64, but since PROMOTE_MODE is a no-op
814 for TARGET_ARCH32 this is ok. Otherwise we'd need to add a runtime test
816 #define PROMOTE_FUNCTION_ARGS
818 /* Define this macro if the promotion described by PROMOTE_MODE
819 should also be done for the return value of functions.
820 If this macro is defined, FUNCTION_VALUE must perform the same
821 promotions done by PROMOTE_MODE. */
822 /* This is only needed for TARGET_ARCH64, but since PROMOTE_MODE is a no-op
823 for TARGET_ARCH32 this is ok. Otherwise we'd need to add a runtime test
825 #define PROMOTE_FUNCTION_RETURN
827 /* Define this macro if the promotion described by PROMOTE_MODE
828 should _only_ be performed for outgoing function arguments or
829 function return values, as specified by PROMOTE_FUNCTION_ARGS
830 and PROMOTE_FUNCTION_RETURN, respectively. */
831 /* This is only needed for TARGET_ARCH64, but since PROMOTE_MODE is a no-op
832 for TARGET_ARCH32 this is ok. Otherwise we'd need to add a runtime test
833 for this value. For TARGET_ARCH64 we need it, as we don't have instructions
834 for arithmetic operations which do zero/sign extension at the same time,
835 so without this we end up with a srl/sra after every assignment to an
836 user variable, which means very very bad code. */
837 #define PROMOTE_FOR_CALL_ONLY
839 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
840 #define PARM_BOUNDARY (TARGET_ARCH64 ? 64 : 32)
842 /* Boundary (in *bits*) on which stack pointer should be aligned. */
843 #define STACK_BOUNDARY (TARGET_ARCH64 ? 128 : 64)
845 /* ALIGN FRAMES on double word boundaries */
847 #define SPARC_STACK_ALIGN(LOC) \
848 (TARGET_ARCH64 ? (((LOC)+15) & ~15) : (((LOC)+7) & ~7))
850 /* Allocation boundary (in *bits*) for the code of a function. */
851 #define FUNCTION_BOUNDARY 32
853 /* Alignment of field after `int : 0' in a structure. */
854 #define EMPTY_FIELD_BOUNDARY (TARGET_ARCH64 ? 64 : 32)
856 /* Every structure's size must be a multiple of this. */
857 #define STRUCTURE_SIZE_BOUNDARY 8
859 /* A bitfield declared as `int' forces `int' alignment for the struct. */
860 #define PCC_BITFIELD_TYPE_MATTERS 1
862 /* No data type wants to be aligned rounder than this. */
863 #define BIGGEST_ALIGNMENT (TARGET_ARCH64 ? 128 : 64)
865 /* The best alignment to use in cases where we have a choice. */
866 #define FASTEST_ALIGNMENT 64
868 /* Define this macro as an expression for the alignment of a structure
869 (given by STRUCT as a tree node) if the alignment computed in the
870 usual way is COMPUTED and the alignment explicitly specified was
873 The default is to use SPECIFIED if it is larger; otherwise, use
874 the smaller of COMPUTED and `BIGGEST_ALIGNMENT' */
875 #define ROUND_TYPE_ALIGN(STRUCT, COMPUTED, SPECIFIED) \
876 (TARGET_FASTER_STRUCTS ? \
877 ((TREE_CODE (STRUCT) == RECORD_TYPE \
878 || TREE_CODE (STRUCT) == UNION_TYPE \
879 || TREE_CODE (STRUCT) == QUAL_UNION_TYPE) \
880 && TYPE_FIELDS (STRUCT) != 0 \
881 ? MAX (MAX ((COMPUTED), (SPECIFIED)), BIGGEST_ALIGNMENT) \
882 : MAX ((COMPUTED), (SPECIFIED))) \
883 : MAX ((COMPUTED), (SPECIFIED)))
885 /* Make strings word-aligned so strcpy from constants will be faster. */
886 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
887 ((TREE_CODE (EXP) == STRING_CST \
888 && (ALIGN) < FASTEST_ALIGNMENT) \
889 ? FASTEST_ALIGNMENT : (ALIGN))
891 /* Make arrays of chars word-aligned for the same reasons. */
892 #define DATA_ALIGNMENT(TYPE, ALIGN) \
893 (TREE_CODE (TYPE) == ARRAY_TYPE \
894 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
895 && (ALIGN) < FASTEST_ALIGNMENT ? FASTEST_ALIGNMENT : (ALIGN))
897 /* Set this nonzero if move instructions will actually fail to work
898 when given unaligned data. */
899 #define STRICT_ALIGNMENT 1
901 /* Things that must be doubleword aligned cannot go in the text section,
902 because the linker fails to align the text section enough!
903 Put them in the data section. This macro is only used in this file. */
904 #define MAX_TEXT_ALIGN 32
906 /* This forces all variables and constants to the data section when PIC.
907 This is because the SunOS 4 shared library scheme thinks everything in
908 text is a function, and patches the address to point to a loader stub. */
909 /* This is defined to zero for every system which doesn't use the a.out object
911 #ifndef SUNOS4_SHARED_LIBRARIES
912 #define SUNOS4_SHARED_LIBRARIES 0
915 /* This is defined differently for v9 in a cover file. */
916 #define SELECT_SECTION(T,RELOC) \
918 if (TREE_CODE (T) == VAR_DECL) \
920 if (TREE_READONLY (T) && ! TREE_SIDE_EFFECTS (T) \
921 && DECL_INITIAL (T) \
922 && (DECL_INITIAL (T) == error_mark_node \
923 || TREE_CONSTANT (DECL_INITIAL (T))) \
924 && DECL_ALIGN (T) <= MAX_TEXT_ALIGN \
925 && ! (flag_pic && ((RELOC) || SUNOS4_SHARED_LIBRARIES))) \
930 else if (TREE_CODE (T) == CONSTRUCTOR) \
932 if (flag_pic && ((RELOC) || SUNOS4_SHARED_LIBRARIES)) \
935 else if (TREE_CODE_CLASS (TREE_CODE (T)) == 'c') \
937 if ((TREE_CODE (T) == STRING_CST && flag_writable_strings) \
938 || TYPE_ALIGN (TREE_TYPE (T)) > MAX_TEXT_ALIGN \
939 || (flag_pic && ((RELOC) || SUNOS4_SHARED_LIBRARIES))) \
946 /* Use text section for a constant
947 unless we need more alignment than that offers. */
948 /* This is defined differently for v9 in a cover file. */
949 #define SELECT_RTX_SECTION(MODE, X) \
951 if (GET_MODE_BITSIZE (MODE) <= MAX_TEXT_ALIGN \
952 && ! (flag_pic && (symbolic_operand ((X), (MODE)) || SUNOS4_SHARED_LIBRARIES))) \
958 /* Standard register usage. */
960 /* Number of actual hardware registers.
961 The hardware registers are assigned numbers for the compiler
962 from 0 to just below FIRST_PSEUDO_REGISTER.
963 All registers that the compiler knows about must be given numbers,
964 even those that are not normally considered general registers.
966 SPARC has 32 integer registers and 32 floating point registers.
967 64 bit SPARC has 32 additional fp regs, but the odd numbered ones are not
968 accessible. We still account for them to simplify register computations
969 (eg: in CLASS_MAX_NREGS). There are also 4 fp condition code registers, so
971 Register 100 is used as the integer condition code register. */
973 #define FIRST_PSEUDO_REGISTER 101
975 #define SPARC_FIRST_FP_REG 32
976 /* Additional V9 fp regs. */
977 #define SPARC_FIRST_V9_FP_REG 64
978 #define SPARC_LAST_V9_FP_REG 95
979 /* V9 %fcc[0123]. V8 uses (figuratively) %fcc0. */
980 #define SPARC_FIRST_V9_FCC_REG 96
981 #define SPARC_LAST_V9_FCC_REG 99
983 #define SPARC_FCC_REG 96
984 /* Integer CC reg. We don't distinguish %icc from %xcc. */
985 #define SPARC_ICC_REG 100
987 /* Nonzero if REGNO is an fp reg. */
988 #define SPARC_FP_REG_P(REGNO) \
989 ((REGNO) >= SPARC_FIRST_FP_REG && (REGNO) <= SPARC_LAST_V9_FP_REG)
991 /* Argument passing regs. */
992 #define SPARC_OUTGOING_INT_ARG_FIRST 8
993 #define SPARC_INCOMING_INT_ARG_FIRST (TARGET_FLAT ? 8 : 24)
994 #define SPARC_FP_ARG_FIRST 32
996 /* 1 for registers that have pervasive standard uses
997 and are not available for the register allocator.
1000 g1 is free to use as temporary.
1001 g2-g4 are reserved for applications. Gcc normally uses them as
1002 temporaries, but this can be disabled via the -mno-app-regs option.
1003 g5 through g7 are reserved for the operating system.
1006 g1,g5 are free to use as temporaries, and are free to use between calls
1007 if the call is to an external function via the PLT.
1008 g4 is free to use as a temporary in the non-embedded case.
1009 g4 is reserved in the embedded case.
1010 g2-g3 are reserved for applications. Gcc normally uses them as
1011 temporaries, but this can be disabled via the -mno-app-regs option.
1012 g6-g7 are reserved for the operating system (or application in
1014 ??? Register 1 is used as a temporary by the 64 bit sethi pattern, so must
1015 currently be a fixed register until this pattern is rewritten.
1016 Register 1 is also used when restoring call-preserved registers in large
1019 Registers fixed in arch32 and not arch64 (or vice-versa) are marked in
1020 CONDITIONAL_REGISTER_USAGE in order to properly handle -ffixed-.
1023 #define FIXED_REGISTERS \
1024 {1, 0, 2, 2, 2, 2, 1, 1, \
1025 0, 0, 0, 0, 0, 0, 1, 0, \
1026 0, 0, 0, 0, 0, 0, 0, 0, \
1027 0, 0, 0, 0, 0, 0, 1, 1, \
1029 0, 0, 0, 0, 0, 0, 0, 0, \
1030 0, 0, 0, 0, 0, 0, 0, 0, \
1031 0, 0, 0, 0, 0, 0, 0, 0, \
1032 0, 0, 0, 0, 0, 0, 0, 0, \
1034 0, 0, 0, 0, 0, 0, 0, 0, \
1035 0, 0, 0, 0, 0, 0, 0, 0, \
1036 0, 0, 0, 0, 0, 0, 0, 0, \
1037 0, 0, 0, 0, 0, 0, 0, 0, \
1041 /* 1 for registers not available across function calls.
1042 These must include the FIXED_REGISTERS and also any
1043 registers that can be used without being saved.
1044 The latter must include the registers where values are returned
1045 and the register where structure-value addresses are passed.
1046 Aside from that, you can include as many other registers as you like. */
1048 #define CALL_USED_REGISTERS \
1049 {1, 1, 1, 1, 1, 1, 1, 1, \
1050 1, 1, 1, 1, 1, 1, 1, 1, \
1051 0, 0, 0, 0, 0, 0, 0, 0, \
1052 0, 0, 0, 0, 0, 0, 1, 1, \
1054 1, 1, 1, 1, 1, 1, 1, 1, \
1055 1, 1, 1, 1, 1, 1, 1, 1, \
1056 1, 1, 1, 1, 1, 1, 1, 1, \
1057 1, 1, 1, 1, 1, 1, 1, 1, \
1059 1, 1, 1, 1, 1, 1, 1, 1, \
1060 1, 1, 1, 1, 1, 1, 1, 1, \
1061 1, 1, 1, 1, 1, 1, 1, 1, \
1062 1, 1, 1, 1, 1, 1, 1, 1, \
1066 /* If !TARGET_FPU, then make the fp registers and fp cc regs fixed so that
1067 they won't be allocated. */
1069 #define CONDITIONAL_REGISTER_USAGE \
1074 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
1075 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
1077 /* If the user has passed -f{fixed,call-{used,saved}}-g5 */ \
1078 /* then honour it. */ \
1079 if (TARGET_ARCH32 && fixed_regs[5]) \
1080 fixed_regs[5] = 1; \
1081 else if (TARGET_ARCH64 && fixed_regs[5] == 2) \
1082 fixed_regs[5] = 0; \
1086 for (regno = SPARC_FIRST_V9_FP_REG; \
1087 regno <= SPARC_LAST_V9_FP_REG; \
1089 fixed_regs[regno] = 1; \
1090 /* %fcc0 is used by v8 and v9. */ \
1091 for (regno = SPARC_FIRST_V9_FCC_REG + 1; \
1092 regno <= SPARC_LAST_V9_FCC_REG; \
1094 fixed_regs[regno] = 1; \
1099 for (regno = 32; regno < SPARC_LAST_V9_FCC_REG; regno++) \
1100 fixed_regs[regno] = 1; \
1102 /* If the user has passed -f{fixed,call-{used,saved}}-g2 */ \
1103 /* then honour it. Likewise with g3 and g4. */ \
1104 if (fixed_regs[2] == 2) \
1105 fixed_regs[2] = ! TARGET_APP_REGS; \
1106 if (fixed_regs[3] == 2) \
1107 fixed_regs[3] = ! TARGET_APP_REGS; \
1108 if (TARGET_ARCH32 && fixed_regs[4] == 2) \
1109 fixed_regs[4] = ! TARGET_APP_REGS; \
1110 else if (TARGET_CM_EMBMEDANY) \
1111 fixed_regs[4] = 1; \
1112 else if (fixed_regs[4] == 2) \
1113 fixed_regs[4] = 0; \
1116 /* Let the compiler believe the frame pointer is still \
1117 %fp, but output it as %i7. */ \
1118 fixed_regs[31] = 1; \
1119 reg_names[FRAME_POINTER_REGNUM] = "%i7"; \
1120 /* Disable leaf functions */ \
1121 bzero (sparc_leaf_regs, FIRST_PSEUDO_REGISTER); \
1123 if (profile_block_flag) \
1125 /* %g1 and %g2 (sparc32) resp. %g4 (sparc64) must be \
1126 fixed, because BLOCK_PROFILER uses them. */ \
1127 fixed_regs[1] = 1; \
1128 fixed_regs[TARGET_ARCH64 ? 4 : 2] = 1; \
1133 /* Return number of consecutive hard regs needed starting at reg REGNO
1134 to hold something of mode MODE.
1135 This is ordinarily the length in words of a value of mode MODE
1136 but can be less for certain modes in special long registers.
1138 On SPARC, ordinary registers hold 32 bits worth;
1139 this means both integer and floating point registers.
1140 On v9, integer regs hold 64 bits worth; floating point regs hold
1141 32 bits worth (this includes the new fp regs as even the odd ones are
1142 included in the hard register count). */
1144 #define HARD_REGNO_NREGS(REGNO, MODE) \
1147 ? (GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD \
1148 : (GET_MODE_SIZE (MODE) + 3) / 4) \
1149 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1151 /* A subreg in 64 bit mode will have the wrong offset for a floating point
1152 register. The least significant part is at offset 1, compared to 0 for
1153 integer registers. This only applies when FMODE is a larger mode.
1154 We also need to handle a special case of TF-->DF conversions. */
1155 #define ALTER_HARD_SUBREG(TMODE, WORD, FMODE, REGNO) \
1157 && (REGNO) >= SPARC_FIRST_FP_REG \
1158 && (REGNO) <= SPARC_LAST_V9_FP_REG \
1159 && (TMODE) == SImode \
1160 && !((FMODE) == QImode || (FMODE) == HImode) \
1162 : ((TMODE) == DFmode && (FMODE) == TFmode) \
1163 ? ((REGNO) + ((WORD) * 2)) \
1164 : ((REGNO) + (WORD)))
1166 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
1167 See sparc.c for how we initialize this. */
1168 extern int *hard_regno_mode_classes;
1169 extern int sparc_mode_class[];
1170 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1171 ((hard_regno_mode_classes[REGNO] & sparc_mode_class[MODE]) != 0)
1173 /* Value is 1 if it is a good idea to tie two pseudo registers
1174 when one has mode MODE1 and one has mode MODE2.
1175 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1176 for any hard reg, then this must be 0 for correct output.
1178 For V9: SFmode can't be combined with other float modes, because they can't
1179 be allocated to the %d registers. Also, DFmode won't fit in odd %f
1180 registers, but SFmode will. */
1181 #define MODES_TIEABLE_P(MODE1, MODE2) \
1182 ((MODE1) == (MODE2) \
1183 || (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2) \
1185 || (GET_MODE_CLASS (MODE1) != MODE_FLOAT \
1186 || (MODE1 != SFmode && MODE2 != SFmode)))))
1188 /* Specify the registers used for certain standard purposes.
1189 The values of these macros are register numbers. */
1191 /* SPARC pc isn't overloaded on a register that the compiler knows about. */
1192 /* #define PC_REGNUM */
1194 /* Register to use for pushing function arguments. */
1195 #define STACK_POINTER_REGNUM 14
1197 /* Actual top-of-stack address is 92/176 greater than the contents of the
1198 stack pointer register for !v9/v9. That is:
1199 - !v9: 64 bytes for the in and local registers, 4 bytes for structure return
1200 address, and 6*4 bytes for the 6 register parameters.
1201 - v9: 128 bytes for the in and local registers + 6*8 bytes for the integer
1203 #define STACK_POINTER_OFFSET FIRST_PARM_OFFSET(0)
1205 /* The stack bias (amount by which the hardware register is offset by). */
1206 #define SPARC_STACK_BIAS ((TARGET_ARCH64 && TARGET_STACK_BIAS) ? 2047 : 0)
1208 /* Is stack biased? */
1209 #define STACK_BIAS SPARC_STACK_BIAS
1211 /* Base register for access to local variables of the function. */
1212 #define FRAME_POINTER_REGNUM 30
1215 /* Register that is used for the return address for the flat model. */
1216 #define RETURN_ADDR_REGNUM 15
1219 /* Value should be nonzero if functions must have frame pointers.
1220 Zero means the frame pointer need not be set up (and parms
1221 may be accessed via the stack pointer) in functions that seem suitable.
1222 This is computed in `reload', in reload1.c.
1223 Used in flow.c, global.c, and reload1.c.
1225 Being a non-leaf function does not mean a frame pointer is needed in the
1226 flat window model. However, the debugger won't be able to backtrace through
1228 #define FRAME_POINTER_REQUIRED \
1229 (TARGET_FLAT ? (current_function_calls_alloca || current_function_varargs \
1230 || !leaf_function_p ()) \
1231 : ! (leaf_function_p () && only_leaf_regs_used ()))
1233 /* C statement to store the difference between the frame pointer
1234 and the stack pointer values immediately after the function prologue.
1236 Note, we always pretend that this is a leaf function because if
1237 it's not, there's no point in trying to eliminate the
1238 frame pointer. If it is a leaf function, we guessed right! */
1239 #define INITIAL_FRAME_POINTER_OFFSET(VAR) \
1240 ((VAR) = (TARGET_FLAT ? sparc_flat_compute_frame_size (get_frame_size ()) \
1241 : compute_frame_size (get_frame_size (), 1)))
1243 /* Base register for access to arguments of the function. */
1244 #define ARG_POINTER_REGNUM FRAME_POINTER_REGNUM
1246 /* Register in which static-chain is passed to a function. This must
1247 not be a register used by the prologue. */
1248 #define STATIC_CHAIN_REGNUM (TARGET_ARCH64 ? 5 : 2)
1250 /* Register which holds offset table for position-independent
1253 #define PIC_OFFSET_TABLE_REGNUM 23
1255 /* Pick a default value we can notice from override_options:
1257 v9: Default is off. */
1259 #define DEFAULT_PCC_STRUCT_RETURN -1
1261 /* Sparc ABI says that quad-precision floats and all structures are returned
1263 For v9: unions <= 32 bytes in size are returned in int regs,
1264 structures up to 32 bytes are returned in int and fp regs. */
1266 #define RETURN_IN_MEMORY(TYPE) \
1268 ? (TYPE_MODE (TYPE) == BLKmode \
1269 || TYPE_MODE (TYPE) == TFmode \
1270 || TYPE_MODE (TYPE) == TCmode) \
1271 : (TYPE_MODE (TYPE) == BLKmode \
1272 && int_size_in_bytes (TYPE) > 32))
1274 /* Functions which return large structures get the address
1275 to place the wanted value at offset 64 from the frame.
1276 Must reserve 64 bytes for the in and local registers.
1277 v9: Functions which return large structures get the address to place the
1278 wanted value from an invisible first argument. */
1279 /* Used only in other #defines in this file. */
1280 #define STRUCT_VALUE_OFFSET 64
1282 #define STRUCT_VALUE \
1285 : gen_rtx_MEM (Pmode, plus_constant (stack_pointer_rtx, \
1286 STRUCT_VALUE_OFFSET)))
1288 #define STRUCT_VALUE_INCOMING \
1291 : gen_rtx_MEM (Pmode, plus_constant (frame_pointer_rtx, \
1292 STRUCT_VALUE_OFFSET)))
1294 /* Define the classes of registers for register constraints in the
1295 machine description. Also define ranges of constants.
1297 One of the classes must always be named ALL_REGS and include all hard regs.
1298 If there is more than one class, another class must be named NO_REGS
1299 and contain no registers.
1301 The name GENERAL_REGS must be the name of a class (or an alias for
1302 another name such as ALL_REGS). This is the class of registers
1303 that is allowed by "g" or "r" in a register constraint.
1304 Also, registers outside this class are allocated only when
1305 instructions express preferences for them.
1307 The classes must be numbered in nondecreasing order; that is,
1308 a larger-numbered class must never be contained completely
1309 in a smaller-numbered class.
1311 For any two classes, it is very desirable that there be another
1312 class that represents their union. */
1314 /* The SPARC has various kinds of registers: general, floating point,
1315 and condition codes [well, it has others as well, but none that we
1316 care directly about].
1318 For v9 we must distinguish between the upper and lower floating point
1319 registers because the upper ones can't hold SFmode values.
1320 HARD_REGNO_MODE_OK won't help here because reload assumes that register(s)
1321 satisfying a group need for a class will also satisfy a single need for
1322 that class. EXTRA_FP_REGS is a bit of a misnomer as it covers all 64 fp
1325 It is important that one class contains all the general and all the standard
1326 fp regs. Otherwise find_reg() won't properly allocate int regs for moves,
1327 because reg_class_record() will bias the selection in favor of fp regs,
1328 because reg_class_subunion[GENERAL_REGS][FP_REGS] will yield FP_REGS,
1329 because FP_REGS > GENERAL_REGS.
1331 It is also important that one class contain all the general and all the
1332 fp regs. Otherwise when spilling a DFmode reg, it may be from EXTRA_FP_REGS
1333 but find_reloads() may use class GENERAL_OR_FP_REGS. This will cause
1334 allocate_reload_reg() to bypass it causing an abort because the compiler
1335 thinks it doesn't have a spill reg when in fact it does.
1337 v9 also has 4 floating point condition code registers. Since we don't
1338 have a class that is the union of FPCC_REGS with either of the others,
1339 it is important that it appear first. Otherwise the compiler will die
1340 trying to compile _fixunsdfsi because fix_truncdfsi2 won't match its
1343 It is important that SPARC_ICC_REG have class NO_REGS. Otherwise combine
1344 may try to use it to hold an SImode value. See register_operand.
1345 ??? Should %fcc[0123] be handled similarly?
1348 enum reg_class { NO_REGS, FPCC_REGS, I64_REGS, GENERAL_REGS, FP_REGS,
1349 EXTRA_FP_REGS, GENERAL_OR_FP_REGS, GENERAL_OR_EXTRA_FP_REGS,
1350 ALL_REGS, LIM_REG_CLASSES };
1352 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1354 /* Give names of register classes as strings for dump file. */
1356 #define REG_CLASS_NAMES \
1357 { "NO_REGS", "FPCC_REGS", "I64_REGS", "GENERAL_REGS", "FP_REGS", \
1358 "EXTRA_FP_REGS", "GENERAL_OR_FP_REGS", "GENERAL_OR_EXTRA_FP_REGS", \
1361 /* Define which registers fit in which classes.
1362 This is an initializer for a vector of HARD_REG_SET
1363 of length N_REG_CLASSES. */
1365 #define REG_CLASS_CONTENTS \
1366 {{0, 0, 0, 0}, {0, 0, 0, 0xf}, {0xffff, 0, 0, 0}, \
1367 {-1, 0, 0, 0}, {0, -1, 0, 0}, {0, -1, -1, 0}, \
1368 {-1, -1, 0, 0}, {-1, -1, -1, 0}, {-1, -1, -1, 0x1f}}
1370 /* The same information, inverted:
1371 Return the class number of the smallest class containing
1372 reg number REGNO. This could be a conditional expression
1373 or could index an array. */
1375 extern enum reg_class sparc_regno_reg_class[];
1377 #define REGNO_REG_CLASS(REGNO) sparc_regno_reg_class[(REGNO)]
1379 /* This is the order in which to allocate registers normally.
1381 We put %f0/%f1 last among the float registers, so as to make it more
1382 likely that a pseudo-register which dies in the float return register
1383 will get allocated to the float return register, thus saving a move
1384 instruction at the end of the function. */
1386 #define REG_ALLOC_ORDER \
1387 { 8, 9, 10, 11, 12, 13, 2, 3, \
1388 15, 16, 17, 18, 19, 20, 21, 22, \
1389 23, 24, 25, 26, 27, 28, 29, 31, \
1390 34, 35, 36, 37, 38, 39, /* %f2-%f7 */ \
1391 40, 41, 42, 43, 44, 45, 46, 47, /* %f8-%f15 */ \
1392 48, 49, 50, 51, 52, 53, 54, 55, /* %f16-%f23 */ \
1393 56, 57, 58, 59, 60, 61, 62, 63, /* %f24-%f31 */ \
1394 64, 65, 66, 67, 68, 69, 70, 71, /* %f32-%f39 */ \
1395 72, 73, 74, 75, 76, 77, 78, 79, /* %f40-%f47 */ \
1396 80, 81, 82, 83, 84, 85, 86, 87, /* %f48-%f55 */ \
1397 88, 89, 90, 91, 92, 93, 94, 95, /* %f56-%f63 */ \
1398 32, 33, /* %f0,%f1 */ \
1399 96, 97, 98, 99, 100, /* %fcc0-3, %icc */ \
1400 1, 4, 5, 6, 7, 0, 14, 30}
1402 /* This is the order in which to allocate registers for
1403 leaf functions. If all registers can fit in the "gi" registers,
1404 then we have the possibility of having a leaf function. */
1406 #define REG_LEAF_ALLOC_ORDER \
1407 { 2, 3, 24, 25, 26, 27, 28, 29, \
1409 15, 8, 9, 10, 11, 12, 13, \
1410 16, 17, 18, 19, 20, 21, 22, 23, \
1411 34, 35, 36, 37, 38, 39, \
1412 40, 41, 42, 43, 44, 45, 46, 47, \
1413 48, 49, 50, 51, 52, 53, 54, 55, \
1414 56, 57, 58, 59, 60, 61, 62, 63, \
1415 64, 65, 66, 67, 68, 69, 70, 71, \
1416 72, 73, 74, 75, 76, 77, 78, 79, \
1417 80, 81, 82, 83, 84, 85, 86, 87, \
1418 88, 89, 90, 91, 92, 93, 94, 95, \
1420 96, 97, 98, 99, 100, \
1423 #define ORDER_REGS_FOR_LOCAL_ALLOC order_regs_for_local_alloc ()
1425 extern char sparc_leaf_regs[];
1426 #define LEAF_REGISTERS sparc_leaf_regs
1428 extern char leaf_reg_remap[];
1429 #define LEAF_REG_REMAP(REGNO) (leaf_reg_remap[REGNO])
1431 /* The class value for index registers, and the one for base regs. */
1432 #define INDEX_REG_CLASS GENERAL_REGS
1433 #define BASE_REG_CLASS GENERAL_REGS
1435 /* Local macro to handle the two v9 classes of FP regs. */
1436 #define FP_REG_CLASS_P(CLASS) ((CLASS) == FP_REGS || (CLASS) == EXTRA_FP_REGS)
1438 /* Get reg_class from a letter such as appears in the machine description.
1439 In the not-v9 case, coerce v9's 'e' class to 'f', so we can use 'e' in the
1440 .md file for v8 and v9.
1441 'd' and 'b' are used for single and double precision VIS operations,
1443 'h' is used for V8+ 64 bit global and out registers. */
1445 #define REG_CLASS_FROM_LETTER(C) \
1447 ? ((C) == 'f' ? FP_REGS \
1448 : (C) == 'e' ? EXTRA_FP_REGS \
1449 : (C) == 'c' ? FPCC_REGS \
1450 : ((C) == 'd' && TARGET_VIS) ? FP_REGS\
1451 : ((C) == 'b' && TARGET_VIS) ? EXTRA_FP_REGS\
1452 : ((C) == 'h' && TARGET_V8PLUS) ? I64_REGS\
1454 : ((C) == 'f' ? FP_REGS \
1455 : (C) == 'e' ? FP_REGS \
1456 : (C) == 'c' ? FPCC_REGS \
1459 /* The letters I, J, K, L and M in a register constraint string
1460 can be used to stand for particular ranges of immediate operands.
1461 This macro defines what the ranges are.
1462 C is the letter, and VALUE is a constant value.
1463 Return 1 if VALUE is in the range specified by C.
1465 `I' is used for the range of constants an insn can actually contain.
1466 `J' is used for the range which is just zero (since that is R0).
1467 `K' is used for constants which can be loaded with a single sethi insn.
1468 `L' is used for the range of constants supported by the movcc insns.
1469 `M' is used for the range of constants supported by the movrcc insns. */
1471 #define SPARC_SIMM10_P(X) ((unsigned HOST_WIDE_INT) (X) + 0x200 < 0x400)
1472 #define SPARC_SIMM11_P(X) ((unsigned HOST_WIDE_INT) (X) + 0x400 < 0x800)
1473 #define SPARC_SIMM13_P(X) ((unsigned HOST_WIDE_INT) (X) + 0x1000 < 0x2000)
1474 /* 10 and 11 bit immediates are only used for a few specific insns.
1475 SMALL_INT is used throughout the port so we continue to use it. */
1476 #define SMALL_INT(X) (SPARC_SIMM13_P (INTVAL (X)))
1477 /* 13 bit immediate, considering only the low 32 bits */
1478 #define SMALL_INT32(X) (SPARC_SIMM13_P ((int)INTVAL (X) & 0xffffffff))
1479 #define SPARC_SETHI_P(X) \
1480 (((unsigned HOST_WIDE_INT) (X) & \
1481 (TARGET_ARCH64 ? ~(unsigned HOST_WIDE_INT) 0xfffffc00 : 0x3ff)) == 0)
1483 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1484 ((C) == 'I' ? SPARC_SIMM13_P (VALUE) \
1485 : (C) == 'J' ? (VALUE) == 0 \
1486 : (C) == 'K' ? SPARC_SETHI_P (VALUE) \
1487 : (C) == 'L' ? SPARC_SIMM11_P (VALUE) \
1488 : (C) == 'M' ? SPARC_SIMM10_P (VALUE) \
1491 /* Similar, but for floating constants, and defining letters G and H.
1492 Here VALUE is the CONST_DOUBLE rtx itself. */
1494 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
1495 ((C) == 'G' ? fp_zero_operand (VALUE, GET_MODE (VALUE)) \
1496 : (C) == 'H' ? arith_double_operand (VALUE, DImode) \
1499 /* Given an rtx X being reloaded into a reg required to be
1500 in class CLASS, return the class of reg to actually use.
1501 In general this is just CLASS; but on some machines
1502 in some cases it is preferable to use a more restrictive class. */
1503 /* - We can't load constants into FP registers.
1504 - We can't load FP constants into integer registers when soft-float,
1505 because there is no soft-float pattern with a r/F constraint.
1506 - We can't load FP constants into integer registers for TFmode unless
1507 it is 0.0L, because there is no movtf pattern with a r/F constraint.
1508 - Try and reload integer constants (symbolic or otherwise) back into
1509 registers directly, rather than having them dumped to memory. */
1511 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1513 ? ((FP_REG_CLASS_P (CLASS) \
1514 || (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT \
1516 || (GET_MODE (X) == TFmode \
1517 && ! fp_zero_operand (X, TFmode))) \
1519 : (!FP_REG_CLASS_P (CLASS) \
1520 && GET_MODE_CLASS (GET_MODE (X)) == MODE_INT) \
1525 /* Return the register class of a scratch register needed to load IN into
1526 a register of class CLASS in MODE.
1528 We need a temporary when loading/storing a HImode/QImode value
1529 between memory and the FPU registers. This can happen when combine puts
1530 a paradoxical subreg in a float/fix conversion insn. */
1532 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, IN) \
1533 ((FP_REG_CLASS_P (CLASS) \
1534 && ((MODE) == HImode || (MODE) == QImode) \
1535 && (GET_CODE (IN) == MEM \
1536 || ((GET_CODE (IN) == REG || GET_CODE (IN) == SUBREG) \
1537 && true_regnum (IN) == -1))) \
1539 : (((TARGET_CM_MEDANY \
1540 && symbolic_operand ((IN), (MODE))) \
1541 || (TARGET_CM_EMBMEDANY \
1542 && text_segment_operand ((IN), (MODE)))) \
1547 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, IN) \
1548 ((FP_REG_CLASS_P (CLASS) \
1549 && ((MODE) == HImode || (MODE) == QImode) \
1550 && (GET_CODE (IN) == MEM \
1551 || ((GET_CODE (IN) == REG || GET_CODE (IN) == SUBREG) \
1552 && true_regnum (IN) == -1))) \
1554 : (((TARGET_CM_MEDANY \
1555 && symbolic_operand ((IN), (MODE))) \
1556 || (TARGET_CM_EMBMEDANY \
1557 && text_segment_operand ((IN), (MODE)))) \
1562 /* On SPARC it is not possible to directly move data between
1563 GENERAL_REGS and FP_REGS. */
1564 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
1565 (FP_REG_CLASS_P (CLASS1) != FP_REG_CLASS_P (CLASS2))
1567 /* Return the stack location to use for secondary memory needed reloads.
1568 We want to use the reserved location just below the frame pointer.
1569 However, we must ensure that there is a frame, so use assign_stack_local
1570 if the frame size is zero. */
1571 #define SECONDARY_MEMORY_NEEDED_RTX(MODE) \
1572 (get_frame_size () == 0 \
1573 ? assign_stack_local (MODE, GET_MODE_SIZE (MODE), 0) \
1574 : gen_rtx_MEM (MODE, plus_constant (frame_pointer_rtx, \
1575 STARTING_FRAME_OFFSET)))
1577 /* Get_secondary_mem widens its argument to BITS_PER_WORD which loses on v9
1578 because the movsi and movsf patterns don't handle r/f moves.
1579 For v8 we copy the default definition. */
1580 #define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
1582 ? (GET_MODE_BITSIZE (MODE) < 32 \
1583 ? mode_for_size (32, GET_MODE_CLASS (MODE), 0) \
1585 : (GET_MODE_BITSIZE (MODE) < BITS_PER_WORD \
1586 ? mode_for_size (BITS_PER_WORD, GET_MODE_CLASS (MODE), 0) \
1589 /* Return the maximum number of consecutive registers
1590 needed to represent mode MODE in a register of class CLASS. */
1591 /* On SPARC, this is the size of MODE in words. */
1592 #define CLASS_MAX_NREGS(CLASS, MODE) \
1593 (FP_REG_CLASS_P (CLASS) ? (GET_MODE_SIZE (MODE) + 3) / 4 \
1594 : (GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
1596 /* Stack layout; function entry, exit and calling. */
1598 /* Define the number of register that can hold parameters.
1599 This macro is only used in other macro definitions below and in sparc.c.
1600 MODE is the mode of the argument.
1601 !v9: All args are passed in %o0-%o5.
1602 v9: %o0-%o5 and %f0-%f31 are cumulatively used to pass values.
1603 See the description in sparc.c. */
1604 #define NPARM_REGS(MODE) \
1606 ? (GET_MODE_CLASS (MODE) == MODE_FLOAT ? 32 : 6) \
1609 /* Define this if pushing a word on the stack
1610 makes the stack pointer a smaller address. */
1611 #define STACK_GROWS_DOWNWARD
1613 /* Define this if the nominal address of the stack frame
1614 is at the high-address end of the local variables;
1615 that is, each additional local variable allocated
1616 goes at a more negative offset in the frame. */
1617 #define FRAME_GROWS_DOWNWARD
1619 /* Offset within stack frame to start allocating local variables at.
1620 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1621 first local allocated. Otherwise, it is the offset to the BEGINNING
1622 of the first local allocated. */
1623 /* This allows space for one TFmode floating point value. */
1624 #define STARTING_FRAME_OFFSET \
1625 (TARGET_ARCH64 ? (SPARC_STACK_BIAS - 16) \
1626 : (-SPARC_STACK_ALIGN (LONG_DOUBLE_TYPE_SIZE / BITS_PER_UNIT)))
1628 /* If we generate an insn to push BYTES bytes,
1629 this says how many the stack pointer really advances by.
1630 On SPARC, don't define this because there are no push insns. */
1631 /* #define PUSH_ROUNDING(BYTES) */
1633 /* Offset of first parameter from the argument pointer register value.
1634 !v9: This is 64 for the ins and locals, plus 4 for the struct-return reg
1635 even if this function isn't going to use it.
1636 v9: This is 128 for the ins and locals. */
1637 #define FIRST_PARM_OFFSET(FNDECL) \
1638 (TARGET_ARCH64 ? (SPARC_STACK_BIAS + 16 * UNITS_PER_WORD) \
1639 : (STRUCT_VALUE_OFFSET + UNITS_PER_WORD))
1641 /* Offset from the argument pointer register value to the CFA.
1642 This is different from FIRST_PARM_OFFSET because the register window
1643 comes between the CFA and the arguments. */
1645 #define ARG_POINTER_CFA_OFFSET(FNDECL) SPARC_STACK_BIAS
1647 /* When a parameter is passed in a register, stack space is still
1649 !v9: All 6 possible integer registers have backing store allocated.
1650 v9: Only space for the arguments passed is allocated. */
1651 /* ??? Ideally, we'd use zero here (as the minimum), but zero has special
1652 meaning to the backend. Further, we need to be able to detect if a
1653 varargs/unprototyped function is called, as they may want to spill more
1654 registers than we've provided space. Ugly, ugly. So for now we retain
1655 all 6 slots even for v9. */
1656 #define REG_PARM_STACK_SPACE(DECL) (6 * UNITS_PER_WORD)
1658 /* Keep the stack pointer constant throughout the function.
1659 This is both an optimization and a necessity: longjmp
1660 doesn't behave itself when the stack pointer moves within
1662 #define ACCUMULATE_OUTGOING_ARGS 1
1664 /* Value is the number of bytes of arguments automatically
1665 popped when returning from a subroutine call.
1666 FUNDECL is the declaration node of the function (as a tree),
1667 FUNTYPE is the data type of the function (as a tree),
1668 or for a library call it is an identifier node for the subroutine name.
1669 SIZE is the number of bytes of arguments passed on the stack. */
1671 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1673 /* Some subroutine macros specific to this machine.
1674 When !TARGET_FPU, put float return values in the general registers,
1675 since we don't have any fp registers. */
1676 #define BASE_RETURN_VALUE_REG(MODE) \
1678 ? (TARGET_FPU && FLOAT_MODE_P (MODE) ? 32 : 8) \
1679 : (((MODE) == SFmode || (MODE) == DFmode) && TARGET_FPU ? 32 : 8))
1681 #define BASE_OUTGOING_VALUE_REG(MODE) \
1683 ? (TARGET_FPU && FLOAT_MODE_P (MODE) ? 32 \
1684 : TARGET_FLAT ? 8 : 24) \
1685 : (((MODE) == SFmode || (MODE) == DFmode) && TARGET_FPU ? 32 \
1686 : (TARGET_FLAT ? 8 : 24)))
1688 #define BASE_PASSING_ARG_REG(MODE) \
1690 ? (TARGET_FPU && FLOAT_MODE_P (MODE) ? 32 : 8) \
1693 /* ??? FIXME -- seems wrong for v9 structure passing... */
1694 #define BASE_INCOMING_ARG_REG(MODE) \
1696 ? (TARGET_FPU && FLOAT_MODE_P (MODE) ? 32 \
1697 : TARGET_FLAT ? 8 : 24) \
1698 : (TARGET_FLAT ? 8 : 24))
1700 /* Define this macro if the target machine has "register windows". This
1701 C expression returns the register number as seen by the called function
1702 corresponding to register number OUT as seen by the calling function.
1703 Return OUT if register number OUT is not an outbound register. */
1705 #define INCOMING_REGNO(OUT) \
1706 ((TARGET_FLAT || (OUT) < 8 || (OUT) > 15) ? (OUT) : (OUT) + 16)
1708 /* Define this macro if the target machine has "register windows". This
1709 C expression returns the register number as seen by the calling function
1710 corresponding to register number IN as seen by the called function.
1711 Return IN if register number IN is not an inbound register. */
1713 #define OUTGOING_REGNO(IN) \
1714 ((TARGET_FLAT || (IN) < 24 || (IN) > 31) ? (IN) : (IN) - 16)
1716 /* Define this macro if the target machine has register windows. This
1717 C expression returns true if the register is call-saved but is in the
1720 #define LOCAL_REGNO(REGNO) \
1721 (TARGET_FLAT ? 0 : (REGNO) >= 16 && (REGNO) <= 31)
1723 /* Define how to find the value returned by a function.
1724 VALTYPE is the data type of the value (as a tree).
1725 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1726 otherwise, FUNC is 0. */
1728 /* On SPARC the value is found in the first "output" register. */
1730 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1731 function_value ((VALTYPE), TYPE_MODE (VALTYPE), 1)
1733 /* But the called function leaves it in the first "input" register. */
1735 #define FUNCTION_OUTGOING_VALUE(VALTYPE, FUNC) \
1736 function_value ((VALTYPE), TYPE_MODE (VALTYPE), 0)
1738 /* Define how to find the value returned by a library function
1739 assuming the value has mode MODE. */
1741 #define LIBCALL_VALUE(MODE) \
1742 function_value (NULL_TREE, (MODE), 1)
1744 /* 1 if N is a possible register number for a function value
1745 as seen by the caller.
1746 On SPARC, the first "output" reg is used for integer values,
1747 and the first floating point register is used for floating point values. */
1749 #define FUNCTION_VALUE_REGNO_P(N) ((N) == 8 || (N) == 32)
1751 /* Define the size of space to allocate for the return value of an
1754 #define APPLY_RESULT_SIZE 16
1756 /* 1 if N is a possible register number for function argument passing.
1757 On SPARC, these are the "output" registers. v9 also uses %f0-%f31. */
1759 #define FUNCTION_ARG_REGNO_P(N) \
1761 ? (((N) >= 8 && (N) <= 13) || ((N) >= 32 && (N) <= 63)) \
1762 : ((N) >= 8 && (N) <= 13))
1764 /* Define a data type for recording info about an argument list
1765 during the scan of that argument list. This data type should
1766 hold all necessary information about the function itself
1767 and about the args processed so far, enough to enable macros
1768 such as FUNCTION_ARG to determine where the next arg should go.
1770 On SPARC (!v9), this is a single integer, which is a number of words
1771 of arguments scanned so far (including the invisible argument,
1772 if any, which holds the structure-value-address).
1773 Thus 7 or more means all following args should go on the stack.
1775 For v9, we also need to know whether a prototype is present. */
1778 int words; /* number of words passed so far */
1779 int prototype_p; /* non-zero if a prototype is present */
1780 int libcall_p; /* non-zero if a library call */
1782 #define CUMULATIVE_ARGS struct sparc_args
1784 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1785 for a call to a function whose data type is FNTYPE.
1786 For a library call, FNTYPE is 0. */
1788 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT) \
1789 init_cumulative_args (& (CUM), (FNTYPE), (LIBNAME), (INDIRECT));
1791 /* Update the data in CUM to advance over an argument
1792 of mode MODE and data type TYPE.
1793 TYPE is null for libcalls where that information may not be available. */
1795 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1796 function_arg_advance (& (CUM), (MODE), (TYPE), (NAMED))
1798 /* Nonzero if we do not know how to pass TYPE solely in registers. */
1800 #define MUST_PASS_IN_STACK(MODE,TYPE) \
1802 && (TREE_CODE (TYPE_SIZE (TYPE)) != INTEGER_CST \
1803 || TREE_ADDRESSABLE (TYPE)))
1805 /* Determine where to put an argument to a function.
1806 Value is zero to push the argument on the stack,
1807 or a hard register in which to store the argument.
1809 MODE is the argument's machine mode.
1810 TYPE is the data type of the argument (as a tree).
1811 This is null for libcalls where that information may
1813 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1814 the preceding args and about the function being called.
1815 NAMED is nonzero if this argument is a named parameter
1816 (otherwise it is an extra parameter matching an ellipsis). */
1818 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1819 function_arg (& (CUM), (MODE), (TYPE), (NAMED), 0)
1821 /* Define where a function finds its arguments.
1822 This is different from FUNCTION_ARG because of register windows. */
1824 #define FUNCTION_INCOMING_ARG(CUM, MODE, TYPE, NAMED) \
1825 function_arg (& (CUM), (MODE), (TYPE), (NAMED), 1)
1827 /* For an arg passed partly in registers and partly in memory,
1828 this is the number of registers used.
1829 For args passed entirely in registers or entirely in memory, zero. */
1831 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1832 function_arg_partial_nregs (& (CUM), (MODE), (TYPE), (NAMED))
1834 /* A C expression that indicates when an argument must be passed by reference.
1835 If nonzero for an argument, a copy of that argument is made in memory and a
1836 pointer to the argument is passed instead of the argument itself.
1837 The pointer is passed in whatever way is appropriate for passing a pointer
1840 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1841 function_arg_pass_by_reference (& (CUM), (MODE), (TYPE), (NAMED))
1843 /* If defined, a C expression which determines whether, and in which direction,
1844 to pad out an argument with extra space. The value should be of type
1845 `enum direction': either `upward' to pad above the argument,
1846 `downward' to pad below, or `none' to inhibit padding. */
1848 #define FUNCTION_ARG_PADDING(MODE, TYPE) \
1849 function_arg_padding ((MODE), (TYPE))
1851 /* If defined, a C expression that gives the alignment boundary, in bits,
1852 of an argument with the specified mode and type. If it is not defined,
1853 PARM_BOUNDARY is used for all arguments.
1854 For sparc64, objects requiring 16 byte alignment are passed that way. */
1856 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
1858 && (GET_MODE_ALIGNMENT (MODE) == 128 \
1859 || ((TYPE) && TYPE_ALIGN (TYPE) == 128))) \
1860 ? 128 : PARM_BOUNDARY)
1862 /* Define the information needed to generate branch and scc insns. This is
1863 stored from the compare operation. Note that we can't use "rtx" here
1864 since it hasn't been defined! */
1866 extern struct rtx_def *sparc_compare_op0, *sparc_compare_op1;
1869 /* Generate the special assembly code needed to tell the assembler whatever
1870 it might need to know about the return value of a function.
1872 For Sparc assemblers, we need to output a .proc pseudo-op which conveys
1873 information to the assembler relating to peephole optimization (done in
1876 #define ASM_DECLARE_RESULT(FILE, RESULT) \
1877 fprintf ((FILE), "\t.proc\t0%lo\n", sparc_type_code (TREE_TYPE (RESULT)))
1879 /* Output the label for a function definition. */
1881 #define ASM_DECLARE_FUNCTION_NAME(FILE, NAME, DECL) \
1883 ASM_DECLARE_RESULT (FILE, DECL_RESULT (DECL)); \
1884 ASM_OUTPUT_LABEL (FILE, NAME); \
1887 /* Output the special assembly code needed to tell the assembler some
1888 register is used as global register variable.
1890 SPARC 64bit psABI declares registers %g2 and %g3 as application
1891 registers and %g6 and %g7 as OS registers. Any object using them
1892 should declare (for %g2/%g3 has to, for %g6/%g7 can) that it uses them
1893 and how they are used (scratch or some global variable).
1894 Linker will then refuse to link together objects which use those
1895 registers incompatibly.
1897 Unless the registers are used for scratch, two different global
1898 registers cannot be declared to the same name, so in the unlikely
1899 case of a global register variable occupying more than one register
1900 we prefix the second and following registers with .gnu.part1. etc. */
1902 extern char sparc_hard_reg_printed[8];
1904 #ifdef HAVE_AS_REGISTER_PSEUDO_OP
1905 #define ASM_DECLARE_REGISTER_GLOBAL(FILE, DECL, REGNO, NAME) \
1907 if (TARGET_ARCH64) \
1909 int end = HARD_REGNO_NREGS ((REGNO), DECL_MODE (decl)) + (REGNO); \
1911 for (reg = (REGNO); reg < 8 && reg < end; reg++) \
1912 if ((reg & ~1) == 2 || (reg & ~1) == 6) \
1914 if (reg == (REGNO)) \
1915 fprintf ((FILE), "\t.register\t%%g%d, %s\n", reg, (NAME)); \
1917 fprintf ((FILE), "\t.register\t%%g%d, .gnu.part%d.%s\n", \
1918 reg, reg - (REGNO), (NAME)); \
1919 sparc_hard_reg_printed[reg] = 1; \
1925 /* This macro generates the assembly code for function entry.
1926 FILE is a stdio stream to output the code to.
1927 SIZE is an int: how many units of temporary storage to allocate.
1928 Refer to the array `regs_ever_live' to determine which registers
1929 to save; `regs_ever_live[I]' is nonzero if register number I
1930 is ever used in the function. This macro is responsible for
1931 knowing which registers should not be saved even if used. */
1933 /* On SPARC, move-double insns between fpu and cpu need an 8-byte block
1934 of memory. If any fpu reg is used in the function, we allocate
1935 such a block here, at the bottom of the frame, just in case it's needed.
1937 If this function is a leaf procedure, then we may choose not
1938 to do a "save" insn. The decision about whether or not
1939 to do this is made in regclass.c. */
1941 #define FUNCTION_PROLOGUE(FILE, SIZE) \
1942 (TARGET_FLAT ? sparc_flat_output_function_prologue (FILE, (int)SIZE) \
1943 : output_function_prologue (FILE, (int)SIZE, \
1944 current_function_uses_only_leaf_regs))
1946 /* Output assembler code to FILE to increment profiler label # LABELNO
1947 for profiling a function entry. */
1949 #define FUNCTION_PROFILER(FILE, LABELNO) \
1950 sparc_function_profiler(FILE, LABELNO)
1952 /* Set the name of the mcount function for the system. */
1954 #define MCOUNT_FUNCTION "*mcount"
1956 /* The following macro shall output assembler code to FILE
1957 to initialize basic-block profiling. */
1959 #define FUNCTION_BLOCK_PROFILER(FILE, BLOCK_OR_LABEL) \
1960 sparc_function_block_profiler(FILE, BLOCK_OR_LABEL)
1962 /* The following macro shall output assembler code to FILE
1963 to increment a counter associated with basic block number BLOCKNO. */
1965 #define BLOCK_PROFILER(FILE, BLOCKNO) \
1966 sparc_block_profiler (FILE, BLOCKNO)
1968 /* The following macro shall output assembler code to FILE
1969 to indicate a return from function during basic-block profiling. */
1971 #define FUNCTION_BLOCK_PROFILER_EXIT(FILE) \
1972 sparc_function_block_profiler_exit(FILE)
1976 /* The function `__bb_trace_func' is called in every basic block
1977 and is not allowed to change the machine state. Saving (restoring)
1978 the state can either be done in the BLOCK_PROFILER macro,
1979 before calling function (rsp. after returning from function)
1980 `__bb_trace_func', or it can be done inside the function by
1981 defining the macros:
1983 MACHINE_STATE_SAVE(ID)
1984 MACHINE_STATE_RESTORE(ID)
1986 In the latter case care must be taken, that the prologue code
1987 of function `__bb_trace_func' does not already change the
1988 state prior to saving it with MACHINE_STATE_SAVE.
1990 The parameter `ID' is a string identifying a unique macro use.
1992 On sparc it is sufficient to save the psw register to memory.
1993 Unfortunately the psw register can be read in supervisor mode only,
1994 so we read only the condition codes by using branch instructions
1995 and hope that this is enough.
1997 On V9, life is much sweater: there is a user accessible %ccr
1998 register, but we use it for 64bit libraries only. */
2002 #define MACHINE_STATE_SAVE(ID) \
2003 int ms_flags, ms_saveret; \
2016 bneg,a LFLGNN"ID"\n\
2019 : "=r"(ms_flags), "=r"(ms_saveret));
2023 #define MACHINE_STATE_SAVE(ID) \
2024 unsigned long ms_flags, ms_saveret; \
2028 : "=r"(ms_flags), "=r"(ms_saveret));
2032 /* On sparc MACHINE_STATE_RESTORE restores the psw register from memory.
2033 The psw register can be written in supervisor mode only,
2034 which is true even for simple condition codes.
2035 We use some combination of instructions to produce the
2036 proper condition codes, but some flag combinations can not
2037 be generated in this way. If this happens an unimplemented
2038 instruction will be executed to abort the program. */
2042 #define MACHINE_STATE_RESTORE(ID) \
2043 { extern char flgtab[] __asm__("LFLGTAB"ID); \
2047 ! Do part of VC in the delay slot here, as it needs 3 insns.\n\
2064 subcc %%g0,%%g0,%%g0\n\
2073 orcc %%g0,-1,%%g0\n\
2076 addcc %%g0,%3,%%g0\n\
2098 : "r"(ms_flags*8), "r"(flgtab), "r"(-1), \
2099 "r"(0x80000000), "r"(ms_saveret) \
2104 #define MACHINE_STATE_RESTORE(ID) \
2108 : : "r"(ms_flags), "r"(ms_saveret) \
2113 #endif /* IN_LIBGCC2 */
2115 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
2116 the stack pointer does not matter. The value is tested only in
2117 functions that have frame pointers.
2118 No definition is equivalent to always zero. */
2120 #define EXIT_IGNORE_STACK \
2121 (get_frame_size () != 0 \
2122 || current_function_calls_alloca || current_function_outgoing_args_size)
2124 /* This macro generates the assembly code for function exit,
2125 on machines that need it. If FUNCTION_EPILOGUE is not defined
2126 then individual return instructions are generated for each
2127 return statement. Args are same as for FUNCTION_PROLOGUE.
2129 The function epilogue should not depend on the current stack pointer!
2130 It should use the frame pointer only. This is mandatory because
2131 of alloca; we also take advantage of it to omit stack adjustments
2132 before returning. */
2134 #define FUNCTION_EPILOGUE(FILE, SIZE) \
2135 (TARGET_FLAT ? sparc_flat_output_function_epilogue (FILE, (int)SIZE) \
2136 : output_function_epilogue (FILE, (int)SIZE, \
2137 current_function_uses_only_leaf_regs))
2139 #define DELAY_SLOTS_FOR_EPILOGUE \
2140 (TARGET_FLAT ? sparc_flat_epilogue_delay_slots () : 1)
2141 #define ELIGIBLE_FOR_EPILOGUE_DELAY(trial, slots_filled) \
2142 (TARGET_FLAT ? sparc_flat_eligible_for_epilogue_delay (trial, slots_filled) \
2143 : eligible_for_epilogue_delay (trial, slots_filled))
2145 /* Define registers used by the epilogue and return instruction. */
2146 #define EPILOGUE_USES(REGNO) \
2147 (!TARGET_FLAT && REGNO == 31)
2149 /* Length in units of the trampoline for entering a nested function. */
2151 #define TRAMPOLINE_SIZE (TARGET_ARCH64 ? 32 : 16)
2153 #define TRAMPOLINE_ALIGNMENT 128 /* 16 bytes */
2155 /* Emit RTL insns to initialize the variable parts of a trampoline.
2156 FNADDR is an RTX for the address of the function's pure code.
2157 CXT is an RTX for the static chain value for the function. */
2159 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
2160 if (TARGET_ARCH64) \
2161 sparc64_initialize_trampoline (TRAMP, FNADDR, CXT); \
2163 sparc_initialize_trampoline (TRAMP, FNADDR, CXT)
2165 /* Generate necessary RTL for __builtin_saveregs(). */
2167 #define EXPAND_BUILTIN_SAVEREGS() sparc_builtin_saveregs ()
2169 /* Implement `va_start' for varargs and stdarg. */
2170 #define EXPAND_BUILTIN_VA_START(stdarg, valist, nextarg) \
2171 sparc_va_start (stdarg, valist, nextarg)
2173 /* Implement `va_arg'. */
2174 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
2175 sparc_va_arg (valist, type)
2177 /* Define this macro if the location where a function argument is passed
2178 depends on whether or not it is a named argument.
2180 This macro controls how the NAMED argument to FUNCTION_ARG
2181 is set for varargs and stdarg functions. With this macro defined,
2182 the NAMED argument is always true for named arguments, and false for
2183 unnamed arguments. If this is not defined, but SETUP_INCOMING_VARARGS
2184 is defined, then all arguments are treated as named. Otherwise, all named
2185 arguments except the last are treated as named.
2186 For the v9 we want NAMED to mean what it says it means. */
2188 #define STRICT_ARGUMENT_NAMING TARGET_V9
2190 /* We do not allow sibling calls if -mflat, nor
2191 we do not allow indirect calls to be optimized into sibling calls. */
2192 #define FUNCTION_OK_FOR_SIBCALL(DECL) (DECL && ! TARGET_FLAT)
2194 /* Generate RTL to flush the register windows so as to make arbitrary frames
2196 #define SETUP_FRAME_ADDRESSES() \
2197 emit_insn (gen_flush_register_windows ())
2199 /* Given an rtx for the address of a frame,
2200 return an rtx for the address of the word in the frame
2201 that holds the dynamic chain--the previous frame's address.
2202 ??? -mflat support? */
2203 #define DYNAMIC_CHAIN_ADDRESS(frame) plus_constant (frame, 14 * UNITS_PER_WORD)
2205 /* The return address isn't on the stack, it is in a register, so we can't
2206 access it from the current frame pointer. We can access it from the
2207 previous frame pointer though by reading a value from the register window
2209 #define RETURN_ADDR_IN_PREVIOUS_FRAME
2211 /* This is the offset of the return address to the true next instruction to be
2212 executed for the current function. */
2213 #define RETURN_ADDR_OFFSET \
2214 (8 + 4 * (! TARGET_ARCH64 && current_function_returns_struct))
2216 /* The current return address is in %i7. The return address of anything
2217 farther back is in the register window save area at [%fp+60]. */
2218 /* ??? This ignores the fact that the actual return address is +8 for normal
2219 returns, and +12 for structure returns. */
2220 #define RETURN_ADDR_RTX(count, frame) \
2222 ? gen_rtx_REG (Pmode, 31) \
2223 : gen_rtx_MEM (Pmode, \
2224 memory_address (Pmode, plus_constant (frame, \
2225 15 * UNITS_PER_WORD))))
2227 /* Before the prologue, the return address is %o7 + 8. OK, sometimes it's
2228 +12, but always using +8 is close enough for frame unwind purposes.
2229 Actually, just using %o7 is close enough for unwinding, but %o7+8
2230 is something you can return to. */
2231 #define INCOMING_RETURN_ADDR_RTX \
2232 plus_constant (gen_rtx_REG (word_mode, 15), 8)
2233 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (15)
2235 /* The offset from the incoming value of %sp to the top of the stack frame
2236 for the current function. On sparc64, we have to account for the stack
2238 #define INCOMING_FRAME_SP_OFFSET SPARC_STACK_BIAS
2240 #define DOESNT_NEED_UNWINDER (! TARGET_FLAT)
2242 /* Addressing modes, and classification of registers for them. */
2244 /* #define HAVE_POST_INCREMENT 0 */
2245 /* #define HAVE_POST_DECREMENT 0 */
2247 /* #define HAVE_PRE_DECREMENT 0 */
2248 /* #define HAVE_PRE_INCREMENT 0 */
2250 /* Macros to check register numbers against specific register classes. */
2252 /* These assume that REGNO is a hard or pseudo reg number.
2253 They give nonzero only if REGNO is a hard reg of the suitable class
2254 or a pseudo reg currently allocated to a suitable hard reg.
2255 Since they use reg_renumber, they are safe only once reg_renumber
2256 has been allocated, which happens in local-alloc.c. */
2258 #define REGNO_OK_FOR_INDEX_P(REGNO) \
2259 ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < (unsigned)32)
2260 #define REGNO_OK_FOR_BASE_P(REGNO) \
2261 ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < (unsigned)32)
2262 #define REGNO_OK_FOR_FP_P(REGNO) \
2263 (((unsigned) (REGNO) - 32 < (TARGET_V9 ? (unsigned)64 : (unsigned)32)) \
2264 || ((unsigned) reg_renumber[REGNO] - 32 < (TARGET_V9 ? (unsigned)64 : (unsigned)32)))
2265 #define REGNO_OK_FOR_CCFP_P(REGNO) \
2267 && (((unsigned) (REGNO) - 96 < (unsigned)4) \
2268 || ((unsigned) reg_renumber[REGNO] - 96 < (unsigned)4)))
2270 /* Now macros that check whether X is a register and also,
2271 strictly, whether it is in a specified class.
2273 These macros are specific to the SPARC, and may be used only
2274 in code for printing assembler insns and in conditions for
2275 define_optimization. */
2277 /* 1 if X is an fp register. */
2279 #define FP_REG_P(X) (REG_P (X) && REGNO_OK_FOR_FP_P (REGNO (X)))
2281 /* Is X, a REG, an in or global register? i.e. is regno 0..7 or 24..31 */
2282 #define IN_OR_GLOBAL_P(X) (REGNO (X) < 8 || (REGNO (X) >= 24 && REGNO (X) <= 31))
2284 /* Maximum number of registers that can appear in a valid memory address. */
2286 #define MAX_REGS_PER_ADDRESS 2
2288 /* Recognize any constant value that is a valid address.
2289 When PIC, we do not accept an address that would require a scratch reg
2290 to load into a register. */
2292 #define CONSTANT_ADDRESS_P(X) \
2293 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
2294 || GET_CODE (X) == CONST_INT || GET_CODE (X) == HIGH \
2295 || (GET_CODE (X) == CONST \
2296 && ! (flag_pic && pic_address_needs_scratch (X))))
2298 /* Define this, so that when PIC, reload won't try to reload invalid
2299 addresses which require two reload registers. */
2301 #define LEGITIMATE_PIC_OPERAND_P(X) (! pic_address_needs_scratch (X))
2303 /* Nonzero if the constant value X is a legitimate general operand.
2304 Anything can be made to work except floating point constants.
2305 If TARGET_VIS, 0.0 can be made to work as well. */
2307 #define LEGITIMATE_CONSTANT_P(X) \
2308 (GET_CODE (X) != CONST_DOUBLE || GET_MODE (X) == VOIDmode || \
2310 (GET_MODE (X) == SFmode || GET_MODE (X) == DFmode || \
2311 GET_MODE (X) == TFmode) && \
2312 fp_zero_operand (X, GET_MODE (X))))
2314 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2315 and check its validity for a certain class.
2316 We have two alternate definitions for each of them.
2317 The usual definition accepts all pseudo regs; the other rejects
2318 them unless they have been allocated suitable hard regs.
2319 The symbol REG_OK_STRICT causes the latter definition to be used.
2321 Most source files want to accept pseudo regs in the hope that
2322 they will get allocated to the class that the insn wants them to be in.
2323 Source files for reload pass need to be strict.
2324 After reload, it makes no difference, since pseudo regs have
2325 been eliminated by then. */
2327 /* Optional extra constraints for this machine.
2329 'Q' handles floating point constants which can be moved into
2330 an integer register with a single sethi instruction.
2332 'R' handles floating point constants which can be moved into
2333 an integer register with a single mov instruction.
2335 'S' handles floating point constants which can be moved into
2336 an integer register using a high/lo_sum sequence.
2338 'T' handles memory addresses where the alignment is known to
2339 be at least 8 bytes.
2341 `U' handles all pseudo registers or a hard even numbered
2342 integer register, needed for ldd/std instructions. */
2344 #define EXTRA_CONSTRAINT_BASE(OP, C) \
2345 ((C) == 'Q' ? fp_sethi_p(OP) \
2346 : (C) == 'R' ? fp_mov_p(OP) \
2347 : (C) == 'S' ? fp_high_losum_p(OP) \
2350 #ifndef REG_OK_STRICT
2352 /* Nonzero if X is a hard reg that can be used as an index
2353 or if it is a pseudo reg. */
2354 #define REG_OK_FOR_INDEX_P(X) \
2355 (((unsigned) REGNO (X)) - 32 >= (FIRST_PSEUDO_REGISTER - 32))
2356 /* Nonzero if X is a hard reg that can be used as a base reg
2357 or if it is a pseudo reg. */
2358 #define REG_OK_FOR_BASE_P(X) \
2359 (((unsigned) REGNO (X)) - 32 >= (FIRST_PSEUDO_REGISTER - 32))
2361 /* 'T', 'U' are for aligned memory loads which aren't needed for arch64. */
2363 #define EXTRA_CONSTRAINT(OP, C) \
2364 (EXTRA_CONSTRAINT_BASE(OP, C) \
2365 || ((! TARGET_ARCH64 && (C) == 'T') \
2366 ? (mem_min_alignment (OP, 8)) \
2367 : ((! TARGET_ARCH64 && (C) == 'U') \
2368 ? (register_ok_for_ldd (OP)) \
2373 /* Nonzero if X is a hard reg that can be used as an index. */
2374 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
2375 /* Nonzero if X is a hard reg that can be used as a base reg. */
2376 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
2378 #define EXTRA_CONSTRAINT(OP, C) \
2379 (EXTRA_CONSTRAINT_BASE(OP, C) \
2380 || ((! TARGET_ARCH64 && (C) == 'T') \
2381 ? mem_min_alignment (OP, 8) && strict_memory_address_p (Pmode, XEXP (OP, 0)) \
2382 : ((! TARGET_ARCH64 && (C) == 'U') \
2383 ? (GET_CODE (OP) == REG \
2384 && (REGNO (OP) < FIRST_PSEUDO_REGISTER \
2385 || reg_renumber[REGNO (OP)] >= 0) \
2386 && register_ok_for_ldd (OP)) \
2391 /* Should gcc use [%reg+%lo(xx)+offset] addresses? */
2393 #ifdef HAVE_AS_OFFSETABLE_LO10
2394 #define USE_AS_OFFSETABLE_LO10 1
2396 #define USE_AS_OFFSETABLE_LO10 0
2399 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2400 that is a valid memory address for an instruction.
2401 The MODE argument is the machine mode for the MEM expression
2402 that wants to use this address.
2404 On SPARC, the actual legitimate addresses must be REG+REG or REG+SMALLINT
2405 ordinarily. This changes a bit when generating PIC.
2407 If you change this, execute "rm explow.o recog.o reload.o". */
2409 #define RTX_OK_FOR_BASE_P(X) \
2410 ((GET_CODE (X) == REG && REG_OK_FOR_BASE_P (X)) \
2411 || (GET_CODE (X) == SUBREG \
2412 && GET_CODE (SUBREG_REG (X)) == REG \
2413 && REG_OK_FOR_BASE_P (SUBREG_REG (X))))
2415 #define RTX_OK_FOR_INDEX_P(X) \
2416 ((GET_CODE (X) == REG && REG_OK_FOR_INDEX_P (X)) \
2417 || (GET_CODE (X) == SUBREG \
2418 && GET_CODE (SUBREG_REG (X)) == REG \
2419 && REG_OK_FOR_INDEX_P (SUBREG_REG (X))))
2421 #define RTX_OK_FOR_OFFSET_P(X) \
2422 (GET_CODE (X) == CONST_INT && INTVAL (X) >= -0x1000 && INTVAL (X) < 0x1000 - 8)
2424 #define RTX_OK_FOR_OLO10_P(X) \
2425 (GET_CODE (X) == CONST_INT && INTVAL (X) >= -0x1000 && INTVAL (X) < 0xc00 - 8)
2427 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
2428 { if (RTX_OK_FOR_BASE_P (X)) \
2430 else if (GET_CODE (X) == PLUS) \
2432 register rtx op0 = XEXP (X, 0); \
2433 register rtx op1 = XEXP (X, 1); \
2434 if (flag_pic && op0 == pic_offset_table_rtx) \
2436 if (RTX_OK_FOR_BASE_P (op1)) \
2438 else if (flag_pic == 1 \
2439 && GET_CODE (op1) != REG \
2440 && GET_CODE (op1) != LO_SUM \
2441 && GET_CODE (op1) != MEM \
2442 && (GET_CODE (op1) != CONST_INT \
2443 || SMALL_INT (op1))) \
2446 else if (RTX_OK_FOR_BASE_P (op0)) \
2448 if ((RTX_OK_FOR_INDEX_P (op1) \
2449 /* We prohibit REG + REG for TFmode when \
2450 there are no instructions which accept \
2451 REG+REG instructions. We do this \
2452 because REG+REG is not an offsetable \
2453 address. If we get the situation \
2454 in reload where source and destination \
2455 of a movtf pattern are both MEMs with \
2456 REG+REG address, then only one of them \
2457 gets converted to an offsetable \
2459 && (MODE != TFmode \
2460 || (TARGET_FPU && TARGET_ARCH64 \
2462 && TARGET_HARD_QUAD)) \
2463 /* We prohibit REG + REG on ARCH32 if \
2464 not optimizing for DFmode/DImode \
2465 because then mem_min_alignment is \
2466 likely to be zero after reload and the \
2467 forced split would lack a matching \
2468 splitter pattern. */ \
2469 && (TARGET_ARCH64 || optimize \
2470 || (MODE != DFmode \
2471 && MODE != DImode))) \
2472 || RTX_OK_FOR_OFFSET_P (op1)) \
2475 else if (RTX_OK_FOR_BASE_P (op1)) \
2477 if ((RTX_OK_FOR_INDEX_P (op0) \
2478 /* See the previous comment. */ \
2479 && (MODE != TFmode \
2480 || (TARGET_FPU && TARGET_ARCH64 \
2482 && TARGET_HARD_QUAD)) \
2483 && (TARGET_ARCH64 || optimize \
2484 || (MODE != DFmode \
2485 && MODE != DImode))) \
2486 || RTX_OK_FOR_OFFSET_P (op0)) \
2489 else if (USE_AS_OFFSETABLE_LO10 \
2490 && GET_CODE (op0) == LO_SUM \
2492 && ! TARGET_CM_MEDMID \
2493 && RTX_OK_FOR_OLO10_P (op1)) \
2495 register rtx op00 = XEXP (op0, 0); \
2496 register rtx op01 = XEXP (op0, 1); \
2497 if (RTX_OK_FOR_BASE_P (op00) \
2498 && CONSTANT_P (op01)) \
2501 else if (USE_AS_OFFSETABLE_LO10 \
2502 && GET_CODE (op1) == LO_SUM \
2504 && ! TARGET_CM_MEDMID \
2505 && RTX_OK_FOR_OLO10_P (op0)) \
2507 register rtx op10 = XEXP (op1, 0); \
2508 register rtx op11 = XEXP (op1, 1); \
2509 if (RTX_OK_FOR_BASE_P (op10) \
2510 && CONSTANT_P (op11)) \
2514 else if (GET_CODE (X) == LO_SUM) \
2516 register rtx op0 = XEXP (X, 0); \
2517 register rtx op1 = XEXP (X, 1); \
2518 if (RTX_OK_FOR_BASE_P (op0) \
2519 && CONSTANT_P (op1) \
2520 /* We can't allow TFmode, because an offset \
2521 greater than or equal to the alignment (8) \
2522 may cause the LO_SUM to overflow if !v9. */\
2523 && (MODE != TFmode || TARGET_V9)) \
2526 else if (GET_CODE (X) == CONST_INT && SMALL_INT (X)) \
2530 /* Try machine-dependent ways of modifying an illegitimate address
2531 to be legitimate. If we find one, return the new, valid address.
2532 This macro is used in only one place: `memory_address' in explow.c.
2534 OLDX is the address as it was before break_out_memory_refs was called.
2535 In some cases it is useful to look at this to decide what needs to be done.
2537 MODE and WIN are passed so that this macro can use
2538 GO_IF_LEGITIMATE_ADDRESS.
2540 It is always safe for this macro to do nothing. It exists to recognize
2541 opportunities to optimize the output. */
2543 /* On SPARC, change REG+N into REG+REG, and REG+(X*Y) into REG+REG. */
2544 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
2545 { rtx sparc_x = (X); \
2546 if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 0)) == MULT) \
2547 (X) = gen_rtx_PLUS (Pmode, XEXP (X, 1), \
2548 force_operand (XEXP (X, 0), NULL_RTX)); \
2549 if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 1)) == MULT) \
2550 (X) = gen_rtx_PLUS (Pmode, XEXP (X, 0), \
2551 force_operand (XEXP (X, 1), NULL_RTX)); \
2552 if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 0)) == PLUS) \
2553 (X) = gen_rtx_PLUS (Pmode, force_operand (XEXP (X, 0), NULL_RTX),\
2555 if (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 1)) == PLUS) \
2556 (X) = gen_rtx_PLUS (Pmode, XEXP (X, 0), \
2557 force_operand (XEXP (X, 1), NULL_RTX)); \
2558 if (sparc_x != (X) && memory_address_p (MODE, X)) \
2560 if (flag_pic) (X) = legitimize_pic_address (X, MODE, 0); \
2561 else if (GET_CODE (X) == PLUS && CONSTANT_ADDRESS_P (XEXP (X, 1))) \
2562 (X) = gen_rtx_PLUS (Pmode, XEXP (X, 0), \
2563 copy_to_mode_reg (Pmode, XEXP (X, 1))); \
2564 else if (GET_CODE (X) == PLUS && CONSTANT_ADDRESS_P (XEXP (X, 0))) \
2565 (X) = gen_rtx_PLUS (Pmode, XEXP (X, 1), \
2566 copy_to_mode_reg (Pmode, XEXP (X, 0))); \
2567 else if (GET_CODE (X) == SYMBOL_REF || GET_CODE (X) == CONST \
2568 || GET_CODE (X) == LABEL_REF) \
2569 (X) = copy_to_suggested_reg (X, NULL_RTX, Pmode); \
2570 if (memory_address_p (MODE, X)) \
2573 /* Try a machine-dependent way of reloading an illegitimate address
2574 operand. If we find one, push the reload and jump to WIN. This
2575 macro is used in only one place: `find_reloads_address' in reload.c.
2577 For Sparc 32, we wish to handle addresses by splitting them into
2578 HIGH+LO_SUM pairs, retaining the LO_SUM in the memory reference.
2579 This cuts the number of extra insns by one.
2581 Do nothing when generating PIC code and the address is a
2582 symbolic operand or requires a scratch register. */
2584 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_LEVELS,WIN) \
2586 /* Decompose SImode constants into hi+lo_sum. We do have to \
2587 rerecognize what we produce, so be careful. */ \
2588 if (CONSTANT_P (X) \
2589 && (MODE != TFmode || TARGET_V9) \
2590 && GET_MODE (X) == SImode \
2591 && GET_CODE (X) != LO_SUM && GET_CODE (X) != HIGH \
2593 && (symbolic_operand (X, Pmode) \
2594 || pic_address_needs_scratch (X)))) \
2596 X = gen_rtx_LO_SUM (GET_MODE (X), \
2597 gen_rtx_HIGH (GET_MODE (X), X), X); \
2598 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL_PTR, \
2599 BASE_REG_CLASS, GET_MODE (X), VOIDmode, 0, 0, \
2603 /* ??? 64-bit reloads. */ \
2606 /* Go to LABEL if ADDR (a legitimate address expression)
2607 has an effect that depends on the machine mode it is used for.
2608 On the SPARC this is never true. */
2610 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL)
2612 /* If we are referencing a function make the SYMBOL_REF special.
2613 In the Embedded Medium/Anywhere code model, %g4 points to the data segment
2614 so we must not add it to function addresses. */
2616 #define ENCODE_SECTION_INFO(DECL) \
2618 if (TARGET_CM_EMBMEDANY && TREE_CODE (DECL) == FUNCTION_DECL) \
2619 SYMBOL_REF_FLAG (XEXP (DECL_RTL (DECL), 0)) = 1; \
2622 /* Specify the machine mode that this machine uses
2623 for the index in the tablejump instruction. */
2624 /* If we ever implement any of the full models (such as CM_FULLANY),
2625 this has to be DImode in that case */
2626 #ifdef HAVE_GAS_SUBSECTION_ORDERING
2627 #define CASE_VECTOR_MODE \
2628 (! TARGET_PTR64 ? SImode : flag_pic ? SImode : TARGET_CM_MEDLOW ? SImode : DImode)
2630 /* If assembler does not have working .subsection -1, we use DImode for pic, as otherwise
2631 we have to sign extend which slows things down. */
2632 #define CASE_VECTOR_MODE \
2633 (! TARGET_PTR64 ? SImode : flag_pic ? DImode : TARGET_CM_MEDLOW ? SImode : DImode)
2636 /* Define as C expression which evaluates to nonzero if the tablejump
2637 instruction expects the table to contain offsets from the address of the
2639 Do not define this if the table should contain absolute addresses. */
2640 /* #define CASE_VECTOR_PC_RELATIVE 1 */
2642 /* Specify the tree operation to be used to convert reals to integers. */
2643 #define IMPLICIT_FIX_EXPR FIX_ROUND_EXPR
2645 /* This is the kind of divide that is easiest to do in the general case. */
2646 #define EASY_DIV_EXPR TRUNC_DIV_EXPR
2648 /* Define this as 1 if `char' should by default be signed; else as 0. */
2649 #define DEFAULT_SIGNED_CHAR 1
2651 /* Max number of bytes we can move from memory to memory
2652 in one reasonably fast instruction. */
2655 #if 0 /* Sun 4 has matherr, so this is no good. */
2656 /* This is the value of the error code EDOM for this machine,
2657 used by the sqrt instruction. */
2658 #define TARGET_EDOM 33
2660 /* This is how to refer to the variable errno. */
2661 #define GEN_ERRNO_RTX \
2662 gen_rtx_MEM (SImode, gen_rtx_SYMBOL_REF (Pmode, "errno"))
2665 /* Define if operations between registers always perform the operation
2666 on the full register even if a narrower mode is specified. */
2667 #define WORD_REGISTER_OPERATIONS
2669 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2670 will either zero-extend or sign-extend. The value of this macro should
2671 be the code that says which one of the two operations is implicitly
2672 done, NIL if none. */
2673 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
2675 /* Nonzero if access to memory by bytes is slow and undesirable.
2676 For RISC chips, it means that access to memory by bytes is no
2677 better than access by words when possible, so grab a whole word
2678 and maybe make use of that. */
2679 #define SLOW_BYTE_ACCESS 1
2681 /* We assume that the store-condition-codes instructions store 0 for false
2682 and some other value for true. This is the value stored for true. */
2684 #define STORE_FLAG_VALUE 1
2686 /* When a prototype says `char' or `short', really pass an `int'. */
2687 #define PROMOTE_PROTOTYPES (TARGET_ARCH32)
2689 /* Define this to be nonzero if shift instructions ignore all but the low-order
2691 #define SHIFT_COUNT_TRUNCATED 1
2693 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
2694 is done just by pretending it is already truncated. */
2695 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2697 /* Specify the machine mode that pointers have.
2698 After generation of rtl, the compiler makes no further distinction
2699 between pointers and any other objects of this machine mode. */
2700 #define Pmode (TARGET_PTR64 ? DImode : SImode)
2702 /* Generate calls to memcpy, memcmp and memset. */
2703 #define TARGET_MEM_FUNCTIONS
2705 /* Add any extra modes needed to represent the condition code.
2707 On the Sparc, we have a "no-overflow" mode which is used when an add or
2708 subtract insn is used to set the condition code. Different branches are
2709 used in this case for some operations.
2711 We also have two modes to indicate that the relevant condition code is
2712 in the floating-point condition code register. One for comparisons which
2713 will generate an exception if the result is unordered (CCFPEmode) and
2714 one for comparisons which will never trap (CCFPmode).
2716 CCXmode and CCX_NOOVmode are only used by v9. */
2718 #define EXTRA_CC_MODES \
2719 CC(CCXmode, "CCX") \
2720 CC(CC_NOOVmode, "CC_NOOV") \
2721 CC(CCX_NOOVmode, "CCX_NOOV") \
2722 CC(CCFPmode, "CCFP") \
2723 CC(CCFPEmode, "CCFPE")
2725 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2726 return the mode to be used for the comparison. For floating-point,
2727 CCFP[E]mode is used. CC_NOOVmode should be used when the first operand
2728 is a PLUS, MINUS, NEG, or ASHIFT. CCmode should be used when no special
2729 processing is needed. */
2730 #define SELECT_CC_MODE(OP,X,Y) select_cc_mode ((OP), (X), (Y))
2732 /* Return non-zero if MODE implies a floating point inequality can be
2733 reversed. For Sparc this is always true because we have a full
2734 compliment of ordered and unordered comparisons, but until generic
2735 code knows how to reverse it correctly we keep the old definition. */
2736 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode && (MODE) != CCFPmode)
2738 /* A function address in a call instruction
2739 is a byte address (for indexing purposes)
2740 so give the MEM rtx a byte's mode. */
2741 #define FUNCTION_MODE SImode
2743 /* Define this if addresses of constant functions
2744 shouldn't be put through pseudo regs where they can be cse'd.
2745 Desirable on machines where ordinary constants are expensive
2746 but a CALL with constant address is cheap. */
2747 #define NO_FUNCTION_CSE
2749 /* alloca should avoid clobbering the old register save area. */
2750 #define SETJMP_VIA_SAVE_AREA
2752 /* Define subroutines to call to handle multiply and divide.
2753 Use the subroutines that Sun's library provides.
2754 The `*' prevents an underscore from being prepended by the compiler. */
2756 #define DIVSI3_LIBCALL "*.div"
2757 #define UDIVSI3_LIBCALL "*.udiv"
2758 #define MODSI3_LIBCALL "*.rem"
2759 #define UMODSI3_LIBCALL "*.urem"
2760 /* .umul is a little faster than .mul. */
2761 #define MULSI3_LIBCALL "*.umul"
2763 /* Define library calls for quad FP operations. These are all part of the
2765 #define ADDTF3_LIBCALL "_Q_add"
2766 #define SUBTF3_LIBCALL "_Q_sub"
2767 #define NEGTF2_LIBCALL "_Q_neg"
2768 #define MULTF3_LIBCALL "_Q_mul"
2769 #define DIVTF3_LIBCALL "_Q_div"
2770 #define FLOATSITF2_LIBCALL "_Q_itoq"
2771 #define FIX_TRUNCTFSI2_LIBCALL "_Q_qtoi"
2772 #define FIXUNS_TRUNCTFSI2_LIBCALL "_Q_qtou"
2773 #define EXTENDSFTF2_LIBCALL "_Q_stoq"
2774 #define TRUNCTFSF2_LIBCALL "_Q_qtos"
2775 #define EXTENDDFTF2_LIBCALL "_Q_dtoq"
2776 #define TRUNCTFDF2_LIBCALL "_Q_qtod"
2777 #define EQTF2_LIBCALL "_Q_feq"
2778 #define NETF2_LIBCALL "_Q_fne"
2779 #define GTTF2_LIBCALL "_Q_fgt"
2780 #define GETF2_LIBCALL "_Q_fge"
2781 #define LTTF2_LIBCALL "_Q_flt"
2782 #define LETF2_LIBCALL "_Q_fle"
2784 /* We can define the TFmode sqrt optab only if TARGET_FPU. This is because
2785 with soft-float, the SFmode and DFmode sqrt instructions will be absent,
2786 and the compiler will notice and try to use the TFmode sqrt instruction
2787 for calls to the builtin function sqrt, but this fails. */
2788 #define INIT_TARGET_OPTABS \
2790 if (TARGET_ARCH32) \
2792 add_optab->handlers[(int) TFmode].libfunc \
2793 = init_one_libfunc (ADDTF3_LIBCALL); \
2794 sub_optab->handlers[(int) TFmode].libfunc \
2795 = init_one_libfunc (SUBTF3_LIBCALL); \
2796 neg_optab->handlers[(int) TFmode].libfunc \
2797 = init_one_libfunc (NEGTF2_LIBCALL); \
2798 smul_optab->handlers[(int) TFmode].libfunc \
2799 = init_one_libfunc (MULTF3_LIBCALL); \
2800 flodiv_optab->handlers[(int) TFmode].libfunc \
2801 = init_one_libfunc (DIVTF3_LIBCALL); \
2802 eqtf2_libfunc = init_one_libfunc (EQTF2_LIBCALL); \
2803 netf2_libfunc = init_one_libfunc (NETF2_LIBCALL); \
2804 gttf2_libfunc = init_one_libfunc (GTTF2_LIBCALL); \
2805 getf2_libfunc = init_one_libfunc (GETF2_LIBCALL); \
2806 lttf2_libfunc = init_one_libfunc (LTTF2_LIBCALL); \
2807 letf2_libfunc = init_one_libfunc (LETF2_LIBCALL); \
2808 trunctfsf2_libfunc = init_one_libfunc (TRUNCTFSF2_LIBCALL); \
2809 trunctfdf2_libfunc = init_one_libfunc (TRUNCTFDF2_LIBCALL); \
2810 extendsftf2_libfunc = init_one_libfunc (EXTENDSFTF2_LIBCALL); \
2811 extenddftf2_libfunc = init_one_libfunc (EXTENDDFTF2_LIBCALL); \
2812 floatsitf_libfunc = init_one_libfunc (FLOATSITF2_LIBCALL); \
2813 fixtfsi_libfunc = init_one_libfunc (FIX_TRUNCTFSI2_LIBCALL); \
2814 fixunstfsi_libfunc \
2815 = init_one_libfunc (FIXUNS_TRUNCTFSI2_LIBCALL); \
2817 sqrt_optab->handlers[(int) TFmode].libfunc \
2818 = init_one_libfunc ("_Q_sqrt"); \
2820 INIT_SUBTARGET_OPTABS; \
2823 /* This is meant to be redefined in the host dependent files */
2824 #define INIT_SUBTARGET_OPTABS
2826 /* Nonzero if a floating point comparison library call for
2827 mode MODE that will return a boolean value. Zero if one
2828 of the libgcc2 functions is used. */
2829 #define FLOAT_LIB_COMPARE_RETURNS_BOOL(MODE, COMPARISON) ((MODE) == TFmode)
2831 /* Compute the cost of computing a constant rtl expression RTX
2832 whose rtx-code is CODE. The body of this macro is a portion
2833 of a switch statement. If the code is computed here,
2834 return it with a return statement. Otherwise, break from the switch. */
2836 #define CONST_COSTS(RTX,CODE,OUTER_CODE) \
2838 if (INTVAL (RTX) < 0x1000 && INTVAL (RTX) >= -0x1000) \
2846 case CONST_DOUBLE: \
2847 if (GET_MODE (RTX) == DImode) \
2848 if ((XINT (RTX, 3) == 0 \
2849 && (unsigned) XINT (RTX, 2) < 0x1000) \
2850 || (XINT (RTX, 3) == -1 \
2851 && XINT (RTX, 2) < 0 \
2852 && XINT (RTX, 2) >= -0x1000)) \
2856 #define ADDRESS_COST(RTX) 1
2858 /* Compute extra cost of moving data between one register class
2860 #define GENERAL_OR_I64(C) ((C) == GENERAL_REGS || (C) == I64_REGS)
2861 #define REGISTER_MOVE_COST(CLASS1, CLASS2) \
2862 (((FP_REG_CLASS_P (CLASS1) && GENERAL_OR_I64 (CLASS2)) \
2863 || (GENERAL_OR_I64 (CLASS1) && FP_REG_CLASS_P (CLASS2)) \
2864 || (CLASS1) == FPCC_REGS || (CLASS2) == FPCC_REGS) \
2865 ? (sparc_cpu == PROCESSOR_ULTRASPARC ? 12 : 6) : 2)
2867 /* Provide the costs of a rtl expression. This is in the body of a
2868 switch on CODE. The purpose for the cost of MULT is to encourage
2869 `synth_mult' to find a synthetic multiply when reasonable.
2871 If we need more than 12 insns to do a multiply, then go out-of-line,
2872 since the call overhead will be < 10% of the cost of the multiply. */
2874 #define RTX_COSTS(X,CODE,OUTER_CODE) \
2876 if (sparc_cpu == PROCESSOR_ULTRASPARC) \
2877 return (GET_MODE (X) == DImode ? \
2878 COSTS_N_INSNS (34) : COSTS_N_INSNS (19)); \
2879 return TARGET_HARD_MUL ? COSTS_N_INSNS (5) : COSTS_N_INSNS (25); \
2884 if (sparc_cpu == PROCESSOR_ULTRASPARC) \
2885 return (GET_MODE (X) == DImode ? \
2886 COSTS_N_INSNS (68) : COSTS_N_INSNS (37)); \
2887 return COSTS_N_INSNS (25); \
2888 /* Make FLOAT and FIX more expensive than CONST_DOUBLE,\
2889 so that cse will favor the latter. */ \
2894 #define ISSUE_RATE sparc_issue_rate()
2896 /* Adjust the cost of dependencies. */
2897 #define ADJUST_COST(INSN,LINK,DEP,COST) \
2898 (COST) = sparc_adjust_cost(INSN, LINK, DEP, COST)
2900 #define MD_SCHED_INIT(DUMP, SCHED_VERBOSE) \
2901 if (sparc_cpu == PROCESSOR_ULTRASPARC) \
2902 ultrasparc_sched_init (DUMP, SCHED_VERBOSE)
2904 #define MD_SCHED_REORDER(DUMP, SCHED_VERBOSE, READY, N_READY, CLOCK, CIM) \
2906 if (sparc_cpu == PROCESSOR_ULTRASPARC) \
2907 ultrasparc_sched_reorder (DUMP, SCHED_VERBOSE, READY, N_READY); \
2911 #define MD_SCHED_VARIABLE_ISSUE(DUMP, SCHED_VERBOSE, INSN, CAN_ISSUE_MORE) \
2913 if (sparc_cpu == PROCESSOR_ULTRASPARC) \
2914 (CAN_ISSUE_MORE) = ultrasparc_variable_issue (INSN); \
2916 (CAN_ISSUE_MORE)--; \
2919 /* Conditional branches with empty delay slots have a length of two. */
2920 #define ADJUST_INSN_LENGTH(INSN, LENGTH) \
2922 if (GET_CODE (INSN) == CALL_INSN \
2923 || (GET_CODE (INSN) == JUMP_INSN && ! simplejump_p (insn))) \
2927 /* Control the assembler format that we output. */
2929 /* Output at beginning of assembler file. */
2931 #define ASM_FILE_START(file)
2933 /* A C string constant describing how to begin a comment in the target
2934 assembler language. The compiler assumes that the comment will end at
2935 the end of the line. */
2937 #define ASM_COMMENT_START "!"
2939 /* Output to assembler file text saying following lines
2940 may contain character constants, extra white space, comments, etc. */
2942 #define ASM_APP_ON ""
2944 /* Output to assembler file text saying following lines
2945 no longer contain unusual constructs. */
2947 #define ASM_APP_OFF ""
2949 /* ??? Try to make the style consistent here (_OP?). */
2951 #define ASM_LONGLONG ".xword"
2952 #define ASM_LONG ".word"
2953 #define ASM_SHORT ".half"
2954 #define ASM_BYTE_OP "\t.byte\t"
2955 #define ASM_FLOAT ".single"
2956 #define ASM_DOUBLE ".double"
2957 #define ASM_LONGDOUBLE ".xxx" /* ??? Not known (or used yet). */
2959 /* Output before read-only data. */
2961 #define TEXT_SECTION_ASM_OP "\t.text"
2963 /* Output before writable data. */
2965 #define DATA_SECTION_ASM_OP "\t.data"
2967 /* How to refer to registers in assembler output.
2968 This sequence is indexed by compiler's hard-register-number (see above). */
2970 #define REGISTER_NAMES \
2971 {"%g0", "%g1", "%g2", "%g3", "%g4", "%g5", "%g6", "%g7", \
2972 "%o0", "%o1", "%o2", "%o3", "%o4", "%o5", "%sp", "%o7", \
2973 "%l0", "%l1", "%l2", "%l3", "%l4", "%l5", "%l6", "%l7", \
2974 "%i0", "%i1", "%i2", "%i3", "%i4", "%i5", "%fp", "%i7", \
2975 "%f0", "%f1", "%f2", "%f3", "%f4", "%f5", "%f6", "%f7", \
2976 "%f8", "%f9", "%f10", "%f11", "%f12", "%f13", "%f14", "%f15", \
2977 "%f16", "%f17", "%f18", "%f19", "%f20", "%f21", "%f22", "%f23", \
2978 "%f24", "%f25", "%f26", "%f27", "%f28", "%f29", "%f30", "%f31", \
2979 "%f32", "%f33", "%f34", "%f35", "%f36", "%f37", "%f38", "%f39", \
2980 "%f40", "%f41", "%f42", "%f43", "%f44", "%f45", "%f46", "%f47", \
2981 "%f48", "%f49", "%f50", "%f51", "%f52", "%f53", "%f54", "%f55", \
2982 "%f56", "%f57", "%f58", "%f59", "%f60", "%f61", "%f62", "%f63", \
2983 "%fcc0", "%fcc1", "%fcc2", "%fcc3", "%icc"}
2985 /* Define additional names for use in asm clobbers and asm declarations. */
2987 #define ADDITIONAL_REGISTER_NAMES \
2988 {{"ccr", SPARC_ICC_REG}, {"cc", SPARC_ICC_REG}}
2990 /* How to renumber registers for dbx and gdb. In the flat model, the frame
2991 pointer is really %i7. */
2993 #define DBX_REGISTER_NUMBER(REGNO) \
2994 (TARGET_FLAT && REGNO == FRAME_POINTER_REGNUM ? 31 : REGNO)
2996 /* On Sun 4, this limit is 2048. We use 1000 to be safe, since the length
2997 can run past this up to a continuation point. Once we used 1500, but
2998 a single entry in C++ can run more than 500 bytes, due to the length of
2999 mangled symbol names. dbxout.c should really be fixed to do
3000 continuations when they are actually needed instead of trying to
3002 #define DBX_CONTIN_LENGTH 1000
3004 /* This is how to output a note to DBX telling it the line number
3005 to which the following sequence of instructions corresponds.
3007 This is needed for SunOS 4.0, and should not hurt for 3.2
3009 #define ASM_OUTPUT_SOURCE_LINE(file, line) \
3010 { static int sym_lineno = 1; \
3011 fprintf (file, ".stabn 68,0,%d,LM%d\nLM%d:\n", \
3012 line, sym_lineno, sym_lineno); \
3015 /* This is how to output the definition of a user-level label named NAME,
3016 such as the label on a static function or variable NAME. */
3018 #define ASM_OUTPUT_LABEL(FILE,NAME) \
3019 do { assemble_name (FILE, NAME); fputs (":\n", FILE); } while (0)
3021 /* This is how to output a command to make the user-level label named NAME
3022 defined for reference from other files. */
3024 #define ASM_GLOBALIZE_LABEL(FILE,NAME) \
3025 do { fputs ("\t.global ", FILE); assemble_name (FILE, NAME); fputs ("\n", FILE);} while (0)
3027 /* The prefix to add to user-visible assembler symbols. */
3029 #define USER_LABEL_PREFIX "_"
3031 /* This is how to output a definition of an internal numbered label where
3032 PREFIX is the class of label and NUM is the number within the class. */
3034 #define ASM_OUTPUT_INTERNAL_LABEL(FILE,PREFIX,NUM) \
3035 fprintf (FILE, "%s%d:\n", PREFIX, NUM)
3037 /* This is how to store into the string LABEL
3038 the symbol_ref name of an internal numbered label where
3039 PREFIX is the class of label and NUM is the number within the class.
3040 This is suitable for output with `assemble_name'. */
3042 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
3043 sprintf ((LABEL), "*%s%ld", (PREFIX), (long)(NUM))
3045 /* This is how to output an assembler line defining a `float' constant.
3046 We always have to use a .long pseudo-op to do this because the native
3047 SVR4 ELF assembler is buggy and it generates incorrect values when we
3048 try to use the .float pseudo-op instead. */
3050 #define ASM_OUTPUT_FLOAT(FILE,VALUE) \
3054 REAL_VALUE_TO_TARGET_SINGLE ((VALUE), t); \
3055 REAL_VALUE_TO_DECIMAL ((VALUE), "%.20e", str); \
3056 fprintf (FILE, "\t%s\t0x%lx %s ~%s\n", ASM_LONG, t, \
3057 ASM_COMMENT_START, str); \
3060 /* This is how to output an assembler line defining a `double' constant.
3061 We always have to use a .long pseudo-op to do this because the native
3062 SVR4 ELF assembler is buggy and it generates incorrect values when we
3063 try to use the .float pseudo-op instead. */
3065 #define ASM_OUTPUT_DOUBLE(FILE,VALUE) \
3069 REAL_VALUE_TO_TARGET_DOUBLE ((VALUE), t); \
3070 REAL_VALUE_TO_DECIMAL ((VALUE), "%.20e", str); \
3071 fprintf (FILE, "\t%s\t0x%lx %s ~%s\n", ASM_LONG, t[0], \
3072 ASM_COMMENT_START, str); \
3073 fprintf (FILE, "\t%s\t0x%lx\n", ASM_LONG, t[1]); \
3076 /* This is how to output an assembler line defining a `long double'
3079 #define ASM_OUTPUT_LONG_DOUBLE(FILE,VALUE) \
3083 REAL_VALUE_TO_TARGET_LONG_DOUBLE ((VALUE), t); \
3084 REAL_VALUE_TO_DECIMAL ((VALUE), "%.20e", str); \
3085 fprintf (FILE, "\t%s\t0x%lx %s ~%s\n", ASM_LONG, t[0], \
3086 ASM_COMMENT_START, str); \
3087 fprintf (FILE, "\t%s\t0x%lx\n", ASM_LONG, t[1]); \
3088 fprintf (FILE, "\t%s\t0x%lx\n", ASM_LONG, t[2]); \
3089 fprintf (FILE, "\t%s\t0x%lx\n", ASM_LONG, t[3]); \
3092 /* This is how to output an assembler line defining an `int' constant. */
3094 #define ASM_OUTPUT_INT(FILE,VALUE) \
3095 ( fprintf (FILE, "\t%s\t", ASM_LONG), \
3096 output_addr_const (FILE, (VALUE)), \
3097 fprintf (FILE, "\n"))
3099 /* This is how to output an assembler line defining a DImode constant. */
3100 #define ASM_OUTPUT_DOUBLE_INT(FILE,VALUE) \
3101 output_double_int (FILE, VALUE)
3103 /* Likewise for `char' and `short' constants. */
3105 #define ASM_OUTPUT_SHORT(FILE,VALUE) \
3106 ( fprintf (FILE, "\t%s\t", ASM_SHORT), \
3107 output_addr_const (FILE, (VALUE)), \
3108 fprintf (FILE, "\n"))
3110 #define ASM_OUTPUT_CHAR(FILE,VALUE) \
3111 ( fprintf (FILE, "%s", ASM_BYTE_OP), \
3112 output_addr_const (FILE, (VALUE)), \
3113 fprintf (FILE, "\n"))
3115 /* This is how to output an assembler line for a numeric constant byte. */
3117 #define ASM_OUTPUT_BYTE(FILE,VALUE) \
3118 fprintf (FILE, "%s0x%x\n", ASM_BYTE_OP, (VALUE))
3120 /* This is how we hook in and defer the case-vector until the end of
3122 #define ASM_OUTPUT_ADDR_VEC(LAB,VEC) \
3123 sparc_defer_case_vector ((LAB),(VEC), 0)
3125 #define ASM_OUTPUT_ADDR_DIFF_VEC(LAB,VEC) \
3126 sparc_defer_case_vector ((LAB),(VEC), 1)
3128 /* This is how to output an element of a case-vector that is absolute. */
3130 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
3133 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
3134 if (CASE_VECTOR_MODE == SImode) \
3135 fprintf (FILE, "\t.word\t"); \
3137 fprintf (FILE, "\t.xword\t"); \
3138 assemble_name (FILE, label); \
3139 fputc ('\n', FILE); \
3142 /* This is how to output an element of a case-vector that is relative.
3143 (SPARC uses such vectors only when generating PIC.) */
3145 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
3148 ASM_GENERATE_INTERNAL_LABEL (label, "L", (VALUE)); \
3149 if (CASE_VECTOR_MODE == SImode) \
3150 fprintf (FILE, "\t.word\t"); \
3152 fprintf (FILE, "\t.xword\t"); \
3153 assemble_name (FILE, label); \
3154 ASM_GENERATE_INTERNAL_LABEL (label, "L", (REL)); \
3155 fputc ('-', FILE); \
3156 assemble_name (FILE, label); \
3157 fputc ('\n', FILE); \
3160 /* This is what to output before and after case-vector (both
3161 relative and absolute). If .subsection -1 works, we put case-vectors
3162 at the beginning of the current section. */
3164 #ifdef HAVE_GAS_SUBSECTION_ORDERING
3166 #define ASM_OUTPUT_ADDR_VEC_START(FILE) \
3167 fprintf(FILE, "\t.subsection\t-1\n")
3169 #define ASM_OUTPUT_ADDR_VEC_END(FILE) \
3170 fprintf(FILE, "\t.previous\n")
3174 /* This is how to output an assembler line
3175 that says to advance the location counter
3176 to a multiple of 2**LOG bytes. */
3178 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
3180 fprintf (FILE, "\t.align %d\n", (1<<(LOG)))
3182 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
3183 fprintf (FILE, "\t.skip %u\n", (SIZE))
3185 /* This says how to output an assembler line
3186 to define a global common symbol. */
3188 #define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
3189 ( fputs ("\t.common ", (FILE)), \
3190 assemble_name ((FILE), (NAME)), \
3191 fprintf ((FILE), ",%u,\"bss\"\n", (SIZE)))
3193 /* This says how to output an assembler line to define a local common
3196 #define ASM_OUTPUT_ALIGNED_LOCAL(FILE, NAME, SIZE, ALIGNED) \
3197 ( fputs ("\t.reserve ", (FILE)), \
3198 assemble_name ((FILE), (NAME)), \
3199 fprintf ((FILE), ",%u,\"bss\",%u\n", \
3200 (SIZE), ((ALIGNED) / BITS_PER_UNIT)))
3202 /* A C statement (sans semicolon) to output to the stdio stream
3203 FILE the assembler definition of uninitialized global DECL named
3204 NAME whose size is SIZE bytes and alignment is ALIGN bytes.
3205 Try to use asm_output_aligned_bss to implement this macro. */
3207 #define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
3209 fputs (".globl ", (FILE)); \
3210 assemble_name ((FILE), (NAME)); \
3211 fputs ("\n", (FILE)); \
3212 ASM_OUTPUT_ALIGNED_LOCAL (FILE, NAME, SIZE, ALIGN); \
3215 /* Store in OUTPUT a string (made with alloca) containing
3216 an assembler-name for a local static variable named NAME.
3217 LABELNO is an integer which is different for each call. */
3219 #define ASM_FORMAT_PRIVATE_NAME(OUTPUT, NAME, LABELNO) \
3220 ( (OUTPUT) = (char *) alloca (strlen ((NAME)) + 10), \
3221 sprintf ((OUTPUT), "%s.%d", (NAME), (LABELNO)))
3223 #define IDENT_ASM_OP "\t.ident\t"
3225 /* Output #ident as a .ident. */
3227 #define ASM_OUTPUT_IDENT(FILE, NAME) \
3228 fprintf (FILE, "%s\"%s\"\n", IDENT_ASM_OP, NAME);
3230 /* Output code to add DELTA to the first argument, and then jump to FUNCTION.
3231 Used for C++ multiple inheritance. */
3232 #define ASM_OUTPUT_MI_THUNK(FILE, THUNK_FNDECL, DELTA, FUNCTION) \
3234 if ((DELTA) >= 4096 || (DELTA) < -4096) \
3235 fprintf (FILE, "\tset\t%d, %%g1\n\tadd\t%%o0, %%g1, %%o0\n", (DELTA));\
3237 fprintf (FILE, "\tadd\t%%o0, %d, %%o0\n", DELTA); \
3238 fprintf (FILE, "\tor\t%%o7, %%g0, %%g1\n"); \
3239 fprintf (FILE, "\tcall\t"); \
3240 assemble_name (FILE, XSTR (XEXP (DECL_RTL (FUNCTION), 0), 0)); \
3241 fprintf (FILE, ", 0\n"); \
3242 fprintf (FILE, "\t or\t%%g1, %%g0, %%o7\n"); \
3245 /* Define the parentheses used to group arithmetic operations
3246 in assembler code. */
3248 #define ASM_OPEN_PAREN "("
3249 #define ASM_CLOSE_PAREN ")"
3251 /* Define results of standard character escape sequences. */
3252 #define TARGET_BELL 007
3253 #define TARGET_BS 010
3254 #define TARGET_TAB 011
3255 #define TARGET_NEWLINE 012
3256 #define TARGET_VT 013
3257 #define TARGET_FF 014
3258 #define TARGET_CR 015
3260 #define PRINT_OPERAND_PUNCT_VALID_P(CHAR) \
3261 ((CHAR) == '#' || (CHAR) == '*' || (CHAR) == '^' || (CHAR) == '(' || (CHAR) == '_')
3263 /* Print operand X (an rtx) in assembler syntax to file FILE.
3264 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
3265 For `%' followed by punctuation, CODE is the punctuation and X is null. */
3267 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
3269 /* Print a memory address as an operand to reference that memory location. */
3271 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
3272 { register rtx base, index = 0; \
3274 register rtx addr = ADDR; \
3275 if (GET_CODE (addr) == REG) \
3276 fputs (reg_names[REGNO (addr)], FILE); \
3277 else if (GET_CODE (addr) == PLUS) \
3279 if (GET_CODE (XEXP (addr, 0)) == CONST_INT) \
3280 offset = INTVAL (XEXP (addr, 0)), base = XEXP (addr, 1);\
3281 else if (GET_CODE (XEXP (addr, 1)) == CONST_INT) \
3282 offset = INTVAL (XEXP (addr, 1)), base = XEXP (addr, 0);\
3284 base = XEXP (addr, 0), index = XEXP (addr, 1); \
3285 if (GET_CODE (base) == LO_SUM) \
3287 if (! USE_AS_OFFSETABLE_LO10 \
3289 || TARGET_CM_MEDMID) \
3291 output_operand (XEXP (base, 0), 0); \
3292 fputs ("+%lo(", FILE); \
3293 output_address (XEXP (base, 1)); \
3294 fprintf (FILE, ")+%d", offset); \
3298 fputs (reg_names[REGNO (base)], FILE); \
3300 fprintf (FILE, "%+d", offset); \
3301 else if (GET_CODE (index) == REG) \
3302 fprintf (FILE, "+%s", reg_names[REGNO (index)]); \
3303 else if (GET_CODE (index) == SYMBOL_REF \
3304 || GET_CODE (index) == CONST) \
3305 fputc ('+', FILE), output_addr_const (FILE, index); \
3309 else if (GET_CODE (addr) == MINUS \
3310 && GET_CODE (XEXP (addr, 1)) == LABEL_REF) \
3312 output_addr_const (FILE, XEXP (addr, 0)); \
3313 fputs ("-(", FILE); \
3314 output_addr_const (FILE, XEXP (addr, 1)); \
3315 fputs ("-.)", FILE); \
3317 else if (GET_CODE (addr) == LO_SUM) \
3319 output_operand (XEXP (addr, 0), 0); \
3320 if (TARGET_CM_MEDMID) \
3321 fputs ("+%l44(", FILE); \
3323 fputs ("+%lo(", FILE); \
3324 output_address (XEXP (addr, 1)); \
3325 fputc (')', FILE); \
3327 else if (flag_pic && GET_CODE (addr) == CONST \
3328 && GET_CODE (XEXP (addr, 0)) == MINUS \
3329 && GET_CODE (XEXP (XEXP (addr, 0), 1)) == CONST \
3330 && GET_CODE (XEXP (XEXP (XEXP (addr, 0), 1), 0)) == MINUS \
3331 && XEXP (XEXP (XEXP (XEXP (addr, 0), 1), 0), 1) == pc_rtx) \
3333 addr = XEXP (addr, 0); \
3334 output_addr_const (FILE, XEXP (addr, 0)); \
3335 /* Group the args of the second CONST in parenthesis. */ \
3336 fputs ("-(", FILE); \
3337 /* Skip past the second CONST--it does nothing for us. */\
3338 output_addr_const (FILE, XEXP (XEXP (addr, 1), 0)); \
3339 /* Close the parenthesis. */ \
3340 fputc (')', FILE); \
3344 output_addr_const (FILE, addr); \
3348 /* Define the codes that are matched by predicates in sparc.c. */
3350 #define PREDICATE_CODES \
3351 {"reg_or_0_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
3352 {"fp_zero_operand", {CONST_DOUBLE}}, \
3353 {"fp_sethi_p", {CONST_DOUBLE}}, \
3354 {"fp_mov_p", {CONST_DOUBLE}}, \
3355 {"fp_high_losum_p", {CONST_DOUBLE}}, \
3356 {"intreg_operand", {SUBREG, REG}}, \
3357 {"fcc_reg_operand", {REG}}, \
3358 {"icc_or_fcc_reg_operand", {REG}}, \
3359 {"restore_operand", {REG}}, \
3360 {"call_operand", {MEM}}, \
3361 {"call_operand_address", {SYMBOL_REF, LABEL_REF, CONST, CONST_DOUBLE, \
3362 ADDRESSOF, SUBREG, REG, PLUS, LO_SUM, CONST_INT}}, \
3363 {"symbolic_operand", {SYMBOL_REF, LABEL_REF, CONST}}, \
3364 {"symbolic_memory_operand", {SUBREG, MEM}}, \
3365 {"label_ref_operand", {LABEL_REF}}, \
3366 {"sp64_medium_pic_operand", {CONST}}, \
3367 {"data_segment_operand", {SYMBOL_REF, PLUS, CONST}}, \
3368 {"text_segment_operand", {LABEL_REF, SYMBOL_REF, PLUS, CONST}}, \
3369 {"reg_or_nonsymb_mem_operand", {SUBREG, REG, MEM}}, \
3370 {"splittable_symbolic_memory_operand", {MEM}}, \
3371 {"splittable_immediate_memory_operand", {MEM}}, \
3372 {"eq_or_neq", {EQ, NE}}, \
3373 {"normal_comp_operator", {GE, GT, LE, LT, GTU, LEU}}, \
3374 {"noov_compare_op", {NE, EQ, GE, GT, LE, LT, GEU, GTU, LEU, LTU}}, \
3375 {"v9_regcmp_op", {EQ, NE, GE, LT, LE, GT}}, \
3376 {"extend_op", {SIGN_EXTEND, ZERO_EXTEND}}, \
3377 {"cc_arithop", {AND, IOR, XOR}}, \
3378 {"cc_arithopn", {AND, IOR}}, \
3379 {"arith_operand", {SUBREG, REG, CONST_INT}}, \
3380 {"arith_add_operand", {SUBREG, REG, CONST_INT}}, \
3381 {"arith11_operand", {SUBREG, REG, CONST_INT}}, \
3382 {"arith10_operand", {SUBREG, REG, CONST_INT}}, \
3383 {"arith_double_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
3384 {"arith_double_add_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
3385 {"arith11_double_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
3386 {"arith10_double_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE}}, \
3387 {"small_int", {CONST_INT}}, \
3388 {"small_int_or_double", {CONST_INT, CONST_DOUBLE}}, \
3389 {"uns_small_int", {CONST_INT}}, \
3390 {"uns_arith_operand", {SUBREG, REG, CONST_INT}}, \
3391 {"clobbered_register", {REG}}, \
3392 {"input_operand", {SUBREG, REG, CONST_INT, MEM, CONST}}, \
3393 {"const64_operand", {CONST_INT, CONST_DOUBLE}}, \
3394 {"const64_high_operand", {CONST_INT, CONST_DOUBLE}},
3396 /* The number of Pmode words for the setjmp buffer. */
3397 #define JMP_BUF_SIZE 12
3399 #define DONT_ACCESS_GBLS_AFTER_EPILOGUE (flag_pic)
3401 /* Defined in flags.h, but insn-emit.c does not include flags.h. */
3403 extern int flag_pic;