1 /* Definitions of target machine for GNU compiler, for the HP Spectrum.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001,
3 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011
4 Free Software Foundation, Inc.
5 Contributed by Michael Tiemann (tiemann@cygnus.com) of Cygnus Support
6 and Tim Moore (moore@defmacro.cs.utah.edu) of the Center for
7 Software Science at the University of Utah.
9 This file is part of GCC.
11 GCC is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 3, or (at your option)
16 GCC is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING3. If not see
23 <http://www.gnu.org/licenses/>. */
25 /* For long call handling. */
26 extern unsigned long total_code_bytes;
28 #define pa_cpu_attr ((enum attr_cpu)pa_cpu)
30 #define TARGET_PA_10 (!TARGET_PA_11 && !TARGET_PA_20)
32 /* Generate code for the HPPA 2.0 architecture in 64bit mode. */
34 #define TARGET_64BIT 0
37 /* Generate code for ELF32 ABI. */
39 #define TARGET_ELF32 0
42 /* Generate code for SOM 32bit ABI. */
47 /* HP-UX UNIX features. */
52 /* HP-UX 10.10 UNIX 95 features. */
53 #ifndef TARGET_HPUX_10_10
54 #define TARGET_HPUX_10_10 0
57 /* HP-UX 11.* features (11.00, 11.11, 11.23, etc.) */
58 #ifndef TARGET_HPUX_11
59 #define TARGET_HPUX_11 0
62 /* HP-UX 11i multibyte and UNIX 98 extensions. */
63 #ifndef TARGET_HPUX_11_11
64 #define TARGET_HPUX_11_11 0
67 /* HP-UX long double library. */
68 #ifndef HPUX_LONG_DOUBLE_LIBRARY
69 #define HPUX_LONG_DOUBLE_LIBRARY 0
72 /* The following three defines are potential target switches. The current
73 defines are optimal given the current capabilities of GAS and GNU ld. */
75 /* Define to a C expression evaluating to true to use long absolute calls.
76 Currently, only the HP assembler and SOM linker support long absolute
77 calls. They are used only in non-pic code. */
78 #define TARGET_LONG_ABS_CALL (TARGET_SOM && !TARGET_GAS)
80 /* Define to a C expression evaluating to true to use long PIC symbol
81 difference calls. Long PIC symbol difference calls are only used with
82 the HP assembler and linker. The HP assembler detects this instruction
83 sequence and treats it as long pc-relative call. Currently, GAS only
84 allows a difference of two symbols in the same subspace, and it doesn't
85 detect the sequence as a pc-relative call. */
86 #define TARGET_LONG_PIC_SDIFF_CALL (!TARGET_GAS && TARGET_HPUX)
88 /* Define to a C expression evaluating to true to use long PIC
89 pc-relative calls. Long PIC pc-relative calls are only used with
90 GAS. Currently, they are usable for calls which bind local to a
91 module but not for external calls. */
92 #define TARGET_LONG_PIC_PCREL_CALL 0
94 /* Define to a C expression evaluating to true to use SOM secondary
95 definition symbols for weak support. Linker support for secondary
96 definition symbols is buggy prior to HP-UX 11.X. */
97 #define TARGET_SOM_SDEF 0
99 /* Define to a C expression evaluating to true to save the entry value
100 of SP in the current frame marker. This is normally unnecessary.
101 However, the HP-UX unwind library looks at the SAVE_SP callinfo flag.
102 HP compilers don't use this flag but it is supported by the assembler.
103 We set this flag to indicate that register %r3 has been saved at the
104 start of the frame. Thus, when the HP unwind library is used, we
105 need to generate additional code to save SP into the frame marker. */
106 #define TARGET_HPUX_UNWIND_LIBRARY 0
108 #ifndef TARGET_DEFAULT
109 #define TARGET_DEFAULT (MASK_GAS | MASK_JUMP_IN_DELAY | MASK_BIG_SWITCH)
112 #ifndef TARGET_CPU_DEFAULT
113 #define TARGET_CPU_DEFAULT 0
116 #ifndef TARGET_SCHED_DEFAULT
117 #define TARGET_SCHED_DEFAULT PROCESSOR_8000
120 /* Support for a compile-time default CPU, et cetera. The rules are:
121 --with-schedule is ignored if -mschedule is specified.
122 --with-arch is ignored if -march is specified. */
123 #define OPTION_DEFAULT_SPECS \
124 {"arch", "%{!march=*:-march=%(VALUE)}" }, \
125 {"schedule", "%{!mschedule=*:-mschedule=%(VALUE)}" }
127 /* Specify the dialect of assembler to use. New mnemonics is dialect one
128 and the old mnemonics are dialect zero. */
129 #define ASSEMBLER_DIALECT (TARGET_PA_20 ? 1 : 0)
131 /* Override some settings from dbxelf.h. */
133 /* We do not have to be compatible with dbx, so we enable gdb extensions
135 #define DEFAULT_GDB_EXTENSIONS 1
137 /* This used to be zero (no max length), but big enums and such can
138 cause huge strings which killed gas.
140 We also have to avoid lossage in dbxout.c -- it does not compute the
141 string size accurately, so we are real conservative here. */
142 #undef DBX_CONTIN_LENGTH
143 #define DBX_CONTIN_LENGTH 3000
145 /* GDB always assumes the current function's frame begins at the value
146 of the stack pointer upon entry to the current function. Accessing
147 local variables and parameters passed on the stack is done using the
148 base of the frame + an offset provided by GCC.
150 For functions which have frame pointers this method works fine;
151 the (frame pointer) == (stack pointer at function entry) and GCC provides
152 an offset relative to the frame pointer.
154 This loses for functions without a frame pointer; GCC provides an offset
155 which is relative to the stack pointer after adjusting for the function's
156 frame size. GDB would prefer the offset to be relative to the value of
157 the stack pointer at the function's entry. Yuk! */
158 #define DEBUGGER_AUTO_OFFSET(X) \
159 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) \
160 + (frame_pointer_needed ? 0 : compute_frame_size (get_frame_size (), 0)))
162 #define DEBUGGER_ARG_OFFSET(OFFSET, X) \
163 ((GET_CODE (X) == PLUS ? OFFSET : 0) \
164 + (frame_pointer_needed ? 0 : compute_frame_size (get_frame_size (), 0)))
166 #define TARGET_CPU_CPP_BUILTINS() \
168 builtin_assert("cpu=hppa"); \
169 builtin_assert("machine=hppa"); \
170 builtin_define("__hppa"); \
171 builtin_define("__hppa__"); \
173 builtin_define("_PA_RISC2_0"); \
174 else if (TARGET_PA_11) \
175 builtin_define("_PA_RISC1_1"); \
177 builtin_define("_PA_RISC1_0"); \
180 /* An old set of OS defines for various BSD-like systems. */
181 #define TARGET_OS_CPP_BUILTINS() \
184 builtin_define_std ("REVARGV"); \
185 builtin_define_std ("hp800"); \
186 builtin_define_std ("hp9000"); \
187 builtin_define_std ("hp9k8"); \
188 if (!c_dialect_cxx () && !flag_iso) \
189 builtin_define ("hppa"); \
190 builtin_define_std ("spectrum"); \
191 builtin_define_std ("unix"); \
192 builtin_assert ("system=bsd"); \
193 builtin_assert ("system=unix"); \
197 #define CC1_SPEC "%{pg:} %{p:}"
199 #define LINK_SPEC "%{mlinker-opt:-O} %{!shared:-u main} %{shared:-b}"
201 /* We don't want -lg. */
203 #define LIB_SPEC "%{!p:%{!pg:-lc}}%{p:-lc_p}%{pg:-lc_p}"
206 /* Make gcc agree with <machine/ansi.h> */
208 #define SIZE_TYPE "unsigned int"
209 #define PTRDIFF_TYPE "int"
210 #define WCHAR_TYPE "unsigned int"
211 #define WCHAR_TYPE_SIZE 32
213 /* target machine storage layout */
214 typedef struct GTY(()) machine_function
216 /* Flag indicating that a .NSUBSPA directive has been output for
221 /* Define this macro if it is advisable to hold scalars in registers
222 in a wider mode than that declared by the program. In such cases,
223 the value is constrained to be within the bounds of the declared
224 type, but kept valid in the wider mode. The signedness of the
225 extension may differ from that of the type. */
227 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
228 if (GET_MODE_CLASS (MODE) == MODE_INT \
229 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
232 /* Define this if most significant bit is lowest numbered
233 in instructions that operate on numbered bit-fields. */
234 #define BITS_BIG_ENDIAN 1
236 /* Define this if most significant byte of a word is the lowest numbered. */
237 /* That is true on the HP-PA. */
238 #define BYTES_BIG_ENDIAN 1
240 /* Define this if most significant word of a multiword number is lowest
242 #define WORDS_BIG_ENDIAN 1
244 #define MAX_BITS_PER_WORD 64
246 /* Width of a word, in units (bytes). */
247 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
249 /* Minimum number of units in a word. If this is undefined, the default
250 is UNITS_PER_WORD. Otherwise, it is the constant value that is the
251 smallest value that UNITS_PER_WORD can have at run-time.
253 FIXME: This needs to be 4 when TARGET_64BIT is true to suppress the
254 building of various TImode routines in libgcc. The HP runtime
255 specification doesn't provide the alignment requirements and calling
256 conventions for TImode variables. */
257 #define MIN_UNITS_PER_WORD 4
259 /* The widest floating point format supported by the hardware. Note that
260 setting this influences some Ada floating point type sizes, currently
261 required for GNAT to operate properly. */
262 #define WIDEST_HARDWARE_FP_SIZE 64
264 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
265 #define PARM_BOUNDARY BITS_PER_WORD
267 /* Largest alignment required for any stack parameter, in bits.
268 Don't define this if it is equal to PARM_BOUNDARY */
269 #define MAX_PARM_BOUNDARY BIGGEST_ALIGNMENT
271 /* Boundary (in *bits*) on which stack pointer is always aligned;
272 certain optimizations in combine depend on this.
274 The HP-UX runtime documents mandate 64-byte and 16-byte alignment for
275 the stack on the 32 and 64-bit ports, respectively. However, we
276 are only guaranteed that the stack is aligned to BIGGEST_ALIGNMENT
277 in main. Thus, we treat the former as the preferred alignment. */
278 #define STACK_BOUNDARY BIGGEST_ALIGNMENT
279 #define PREFERRED_STACK_BOUNDARY (TARGET_64BIT ? 128 : 512)
281 /* Allocation boundary (in *bits*) for the code of a function. */
282 #define FUNCTION_BOUNDARY BITS_PER_WORD
284 /* Alignment of field after `int : 0' in a structure. */
285 #define EMPTY_FIELD_BOUNDARY 32
287 /* Every structure's size must be a multiple of this. */
288 #define STRUCTURE_SIZE_BOUNDARY 8
290 /* A bit-field declared as `int' forces `int' alignment for the struct. */
291 #define PCC_BITFIELD_TYPE_MATTERS 1
293 /* No data type wants to be aligned rounder than this. */
294 #define BIGGEST_ALIGNMENT (2 * BITS_PER_WORD)
296 /* Get around hp-ux assembler bug, and make strcpy of constants fast. */
297 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
298 (TREE_CODE (EXP) == STRING_CST \
299 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
301 /* Make arrays of chars word-aligned for the same reasons. */
302 #define DATA_ALIGNMENT(TYPE, ALIGN) \
303 (TREE_CODE (TYPE) == ARRAY_TYPE \
304 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
305 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
307 /* Set this nonzero if move instructions will actually fail to work
308 when given unaligned data. */
309 #define STRICT_ALIGNMENT 1
311 /* Value is 1 if it is a good idea to tie two pseudo registers
312 when one has mode MODE1 and one has mode MODE2.
313 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
314 for any hard reg, then this must be 0 for correct output. */
315 #define MODES_TIEABLE_P(MODE1, MODE2) \
316 pa_modes_tieable_p (MODE1, MODE2)
318 /* Specify the registers used for certain standard purposes.
319 The values of these macros are register numbers. */
321 /* The HP-PA pc isn't overloaded on a register that the compiler knows about. */
322 /* #define PC_REGNUM */
324 /* Register to use for pushing function arguments. */
325 #define STACK_POINTER_REGNUM 30
327 /* Fixed register for local variable access. Always eliminated. */
328 #define FRAME_POINTER_REGNUM (TARGET_64BIT ? 61 : 89)
330 /* Base register for access to local variables of the function. */
331 #define HARD_FRAME_POINTER_REGNUM 3
333 /* Don't allow hard registers to be renamed into r2 unless r2
334 is already live or already being saved (due to eh). */
336 #define HARD_REGNO_RENAME_OK(OLD_REG, NEW_REG) \
337 ((NEW_REG) != 2 || df_regs_ever_live_p (2) || crtl->calls_eh_return)
339 /* Base register for access to arguments of the function. */
340 #define ARG_POINTER_REGNUM (TARGET_64BIT ? 29 : 3)
342 /* Register in which static-chain is passed to a function. */
343 #define STATIC_CHAIN_REGNUM (TARGET_64BIT ? 31 : 29)
345 /* Register used to address the offset table for position-independent
347 #define PIC_OFFSET_TABLE_REGNUM \
348 (flag_pic ? (TARGET_64BIT ? 27 : 19) : INVALID_REGNUM)
350 #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED 1
352 /* Function to return the rtx used to save the pic offset table register
353 across function calls. */
354 extern rtx hppa_pic_save_rtx (void);
356 #define DEFAULT_PCC_STRUCT_RETURN 0
358 /* Register in which address to store a structure value
359 is passed to a function. */
360 #define PA_STRUCT_VALUE_REGNUM 28
362 /* Definitions for register eliminations.
364 We have two registers that can be eliminated. First, the frame pointer
365 register can often be eliminated in favor of the stack pointer register.
366 Secondly, the argument pointer register can always be eliminated in the
369 /* This is an array of structures. Each structure initializes one pair
370 of eliminable registers. The "from" register number is given first,
371 followed by "to". Eliminations of the same "from" register are listed
372 in order of preference.
374 The argument pointer cannot be eliminated in the 64-bit runtime. It
375 is the same register as the hard frame pointer in the 32-bit runtime.
376 So, it does not need to be listed. */
377 #define ELIMINABLE_REGS \
378 {{ HARD_FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
379 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
380 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM} }
382 /* Define the offset between two registers, one to be eliminated,
383 and the other its replacement, at the start of a routine. */
384 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
385 ((OFFSET) = pa_initial_elimination_offset(FROM, TO))
387 /* Describe how we implement __builtin_eh_return. */
388 #define EH_RETURN_DATA_REGNO(N) \
389 ((N) < 3 ? (N) + 20 : (N) == 3 ? 31 : INVALID_REGNUM)
390 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 29)
391 #define EH_RETURN_HANDLER_RTX pa_eh_return_handler_rtx ()
393 /* Offset from the frame pointer register value to the top of stack. */
394 #define FRAME_POINTER_CFA_OFFSET(FNDECL) 0
396 /* The maximum number of hard registers that can be saved in the call
397 frame. The soft frame pointer is not included. */
398 #define DWARF_FRAME_REGISTERS (FIRST_PSEUDO_REGISTER - 1)
400 /* A C expression whose value is RTL representing the location of the
401 incoming return address at the beginning of any function, before the
402 prologue. You only need to define this macro if you want to support
403 call frame debugging information like that provided by DWARF 2. */
404 #define INCOMING_RETURN_ADDR_RTX (gen_rtx_REG (word_mode, 2))
405 #define DWARF_FRAME_RETURN_COLUMN (DWARF_FRAME_REGNUM (2))
407 /* A C expression whose value is an integer giving a DWARF 2 column
408 number that may be used as an alternate return column. This should
409 be defined only if DWARF_FRAME_RETURN_COLUMN is set to a general
410 register, but an alternate column needs to be used for signal frames.
412 Column 0 is not used but unfortunately its register size is set to
413 4 bytes (sizeof CCmode) so it can't be used on 64-bit targets. */
414 #define DWARF_ALT_FRAME_RETURN_COLUMN (FIRST_PSEUDO_REGISTER - 1)
416 /* This macro chooses the encoding of pointers embedded in the exception
417 handling sections. If at all possible, this should be defined such
418 that the exception handling section will not require dynamic relocations,
419 and so may be read-only.
421 Because the HP assembler auto aligns, it is necessary to use
422 DW_EH_PE_aligned. It's not possible to make the data read-only
423 on the HP-UX SOM port since the linker requires fixups for label
424 differences in different sections to be word aligned. However,
425 the SOM linker can do unaligned fixups for absolute pointers.
426 We also need aligned pointers for global and function pointers.
428 Although the HP-UX 64-bit ELF linker can handle unaligned pc-relative
429 fixups, the runtime doesn't have a consistent relationship between
430 text and data for dynamically loaded objects. Thus, it's not possible
431 to use pc-relative encoding for pointers on this target. It may be
432 possible to use segment relative encodings but GAS doesn't currently
433 have a mechanism to generate these encodings. For other targets, we
434 use pc-relative encoding for pointers. If the pointer might require
435 dynamic relocation, we make it indirect. */
436 #define ASM_PREFERRED_EH_DATA_FORMAT(CODE,GLOBAL) \
437 (TARGET_GAS && !TARGET_HPUX \
439 | ((GLOBAL) || (CODE) == 2 ? DW_EH_PE_indirect : 0) \
440 | (TARGET_64BIT ? DW_EH_PE_sdata8 : DW_EH_PE_sdata4)) \
441 : (!TARGET_GAS || (GLOBAL) || (CODE) == 2 \
442 ? DW_EH_PE_aligned : DW_EH_PE_absptr))
444 /* Handle special EH pointer encodings. Absolute, pc-relative, and
445 indirect are handled automatically. We output pc-relative, and
446 indirect pc-relative ourself since we need some special magic to
447 generate pc-relative relocations, and to handle indirect function
449 #define ASM_MAYBE_OUTPUT_ENCODED_ADDR_RTX(FILE, ENCODING, SIZE, ADDR, DONE) \
451 if (((ENCODING) & 0x70) == DW_EH_PE_pcrel) \
453 fputs (integer_asm_op (SIZE, FALSE), FILE); \
454 if ((ENCODING) & DW_EH_PE_indirect) \
455 output_addr_const (FILE, get_deferred_plabel (ADDR)); \
457 assemble_name (FILE, XSTR ((ADDR), 0)); \
458 fputs ("+8-$PIC_pcrel$0", FILE); \
464 /* The class value for index registers, and the one for base regs. */
465 #define INDEX_REG_CLASS GENERAL_REGS
466 #define BASE_REG_CLASS GENERAL_REGS
468 #define FP_REG_CLASS_P(CLASS) \
469 ((CLASS) == FP_REGS || (CLASS) == FPUPPER_REGS)
471 /* True if register is floating-point. */
472 #define FP_REGNO_P(N) ((N) >= FP_REG_FIRST && (N) <= FP_REG_LAST)
474 #define MAYBE_FP_REG_CLASS_P(CLASS) \
475 reg_classes_intersect_p ((CLASS), FP_REGS)
478 /* Stack layout; function entry, exit and calling. */
480 /* Define this if pushing a word on the stack
481 makes the stack pointer a smaller address. */
482 /* #define STACK_GROWS_DOWNWARD */
484 /* Believe it or not. */
485 #define ARGS_GROW_DOWNWARD
487 /* Define this to nonzero if the nominal address of the stack frame
488 is at the high-address end of the local variables;
489 that is, each additional local variable allocated
490 goes at a more negative offset in the frame. */
491 #define FRAME_GROWS_DOWNWARD 0
493 /* Offset within stack frame to start allocating local variables at.
494 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
495 first local allocated. Otherwise, it is the offset to the BEGINNING
496 of the first local allocated.
498 On the 32-bit ports, we reserve one slot for the previous frame
499 pointer and one fill slot. The fill slot is for compatibility
500 with HP compiled programs. On the 64-bit ports, we reserve one
501 slot for the previous frame pointer. */
502 #define STARTING_FRAME_OFFSET 8
504 /* Define STACK_ALIGNMENT_NEEDED to zero to disable final alignment
505 of the stack. The default is to align it to STACK_BOUNDARY. */
506 #define STACK_ALIGNMENT_NEEDED 0
508 /* If we generate an insn to push BYTES bytes,
509 this says how many the stack pointer really advances by.
510 On the HP-PA, don't define this because there are no push insns. */
511 /* #define PUSH_ROUNDING(BYTES) */
513 /* Offset of first parameter from the argument pointer register value.
514 This value will be negated because the arguments grow down.
515 Also note that on STACK_GROWS_UPWARD machines (such as this one)
516 this is the distance from the frame pointer to the end of the first
517 argument, not it's beginning. To get the real offset of the first
518 argument, the size of the argument must be added. */
520 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_64BIT ? -64 : -32)
522 /* When a parameter is passed in a register, stack space is still
524 #define REG_PARM_STACK_SPACE(DECL) (TARGET_64BIT ? 64 : 16)
526 /* Define this if the above stack space is to be considered part of the
527 space allocated by the caller. */
528 #define OUTGOING_REG_PARM_STACK_SPACE(FNTYPE) 1
530 /* Keep the stack pointer constant throughout the function.
531 This is both an optimization and a necessity: longjmp
532 doesn't behave itself when the stack pointer moves within
534 #define ACCUMULATE_OUTGOING_ARGS 1
536 /* The weird HPPA calling conventions require a minimum of 48 bytes on
537 the stack: 16 bytes for register saves, and 32 bytes for magic.
538 This is the difference between the logical top of stack and the
541 On the 64-bit port, the HP C compiler allocates a 48-byte frame
542 marker, although the runtime documentation only describes a 16
543 byte marker. For compatibility, we allocate 48 bytes. */
544 #define STACK_POINTER_OFFSET \
545 (TARGET_64BIT ? -(crtl->outgoing_args_size + 48): -32)
547 #define STACK_DYNAMIC_OFFSET(FNDECL) \
549 ? (STACK_POINTER_OFFSET) \
550 : ((STACK_POINTER_OFFSET) - crtl->outgoing_args_size))
553 /* Define a data type for recording info about an argument list
554 during the scan of that argument list. This data type should
555 hold all necessary information about the function itself
556 and about the args processed so far, enough to enable macros
557 such as FUNCTION_ARG to determine where the next arg should go.
559 On the HP-PA, the WORDS field holds the number of words
560 of arguments scanned so far (including the invisible argument,
561 if any, which holds the structure-value-address). Thus, 4 or
562 more means all following args should go on the stack.
564 The INCOMING field tracks whether this is an "incoming" or
567 The INDIRECT field indicates whether this is is an indirect
570 The NARGS_PROTOTYPE field indicates that an argument does not
571 have a prototype when it less than or equal to 0. */
573 struct hppa_args {int words, nargs_prototype, incoming, indirect; };
575 #define CUMULATIVE_ARGS struct hppa_args
577 /* Initialize a variable CUM of type CUMULATIVE_ARGS
578 for a call to a function whose data type is FNTYPE.
579 For a library call, FNTYPE is 0. */
581 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
583 (CUM).incoming = 0, \
584 (CUM).indirect = (FNTYPE) && !(FNDECL), \
585 (CUM).nargs_prototype = (FNTYPE && prototype_p (FNTYPE) \
586 ? (list_length (TYPE_ARG_TYPES (FNTYPE)) - 1 \
587 + (TYPE_MODE (TREE_TYPE (FNTYPE)) == BLKmode \
588 || pa_return_in_memory (TREE_TYPE (FNTYPE), 0))) \
593 /* Similar, but when scanning the definition of a procedure. We always
594 set NARGS_PROTOTYPE large so we never return a PARALLEL. */
596 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM,FNTYPE,IGNORE) \
598 (CUM).incoming = 1, \
599 (CUM).indirect = 0, \
600 (CUM).nargs_prototype = 1000
602 /* Figure out the size in words of the function argument. The size
603 returned by this macro should always be greater than zero because
604 we pass variable and zero sized objects by reference. */
606 #define FUNCTION_ARG_SIZE(MODE, TYPE) \
607 ((((MODE) != BLKmode \
608 ? (HOST_WIDE_INT) GET_MODE_SIZE (MODE) \
609 : int_size_in_bytes (TYPE)) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
611 /* Determine where to put an argument to a function.
612 Value is zero to push the argument on the stack,
613 or a hard register in which to store the argument.
615 MODE is the argument's machine mode.
616 TYPE is the data type of the argument (as a tree).
617 This is null for libcalls where that information may
619 CUM is a variable of type CUMULATIVE_ARGS which gives info about
620 the preceding args and about the function being called.
621 NAMED is nonzero if this argument is a named parameter
622 (otherwise it is an extra parameter matching an ellipsis).
624 On the HP-PA the first four words of args are normally in registers
625 and the rest are pushed. But any arg that won't entirely fit in regs
628 Arguments passed in registers are either 1 or 2 words long.
630 The caller must make a distinction between calls to explicitly named
631 functions and calls through pointers to functions -- the conventions
632 are different! Calls through pointers to functions only use general
633 registers for the first four argument words.
635 Of course all this is different for the portable runtime model
636 HP wants everyone to use for ELF. Ugh. Here's a quick description
637 of how it's supposed to work.
639 1) callee side remains unchanged. It expects integer args to be
640 in the integer registers, float args in the float registers and
641 unnamed args in integer registers.
643 2) caller side now depends on if the function being called has
644 a prototype in scope (rather than if it's being called indirectly).
646 2a) If there is a prototype in scope, then arguments are passed
647 according to their type (ints in integer registers, floats in float
648 registers, unnamed args in integer registers.
650 2b) If there is no prototype in scope, then floating point arguments
651 are passed in both integer and float registers. egad.
653 FYI: The portable parameter passing conventions are almost exactly like
654 the standard parameter passing conventions on the RS6000. That's why
655 you'll see lots of similar code in rs6000.h. */
657 /* If defined, a C expression which determines whether, and in which
658 direction, to pad out an argument with extra space. */
659 #define FUNCTION_ARG_PADDING(MODE, TYPE) function_arg_padding ((MODE), (TYPE))
661 /* Specify padding for the last element of a block move between registers
664 The 64-bit runtime specifies that objects need to be left justified
665 (i.e., the normal justification for a big endian target). The 32-bit
666 runtime specifies right justification for objects smaller than 64 bits.
667 We use a DImode register in the parallel for 5 to 7 byte structures
668 so that there is only one element. This allows the object to be
670 #define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
671 function_arg_padding ((MODE), (TYPE))
674 /* On HPPA, we emit profiling code as rtl via PROFILE_HOOK rather than
675 as assembly via FUNCTION_PROFILER. Just output a local label.
676 We can't use the function label because the GAS SOM target can't
677 handle the difference of a global symbol and a local symbol. */
679 #ifndef FUNC_BEGIN_PROLOG_LABEL
680 #define FUNC_BEGIN_PROLOG_LABEL "LFBP"
683 #define FUNCTION_PROFILER(FILE, LABEL) \
684 (*targetm.asm_out.internal_label) (FILE, FUNC_BEGIN_PROLOG_LABEL, LABEL)
686 #define PROFILE_HOOK(label_no) hppa_profile_hook (label_no)
687 void hppa_profile_hook (int label_no);
689 /* The profile counter if emitted must come before the prologue. */
690 #define PROFILE_BEFORE_PROLOGUE 1
692 /* We never want final.c to emit profile counters. When profile
693 counters are required, we have to defer emitting them to the end
694 of the current file. */
695 #define NO_PROFILE_COUNTERS 1
697 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
698 the stack pointer does not matter. The value is tested only in
699 functions that have frame pointers.
700 No definition is equivalent to always zero. */
702 extern int may_call_alloca;
704 #define EXIT_IGNORE_STACK \
705 (get_frame_size () != 0 \
706 || cfun->calls_alloca || crtl->outgoing_args_size)
708 /* Length in units of the trampoline for entering a nested function. */
710 #define TRAMPOLINE_SIZE (TARGET_64BIT ? 72 : 52)
712 /* Alignment required by the trampoline. */
714 #define TRAMPOLINE_ALIGNMENT BITS_PER_WORD
716 /* Minimum length of a cache line. A length of 16 will work on all
717 PA-RISC processors. All PA 1.1 processors have a cache line of
718 32 bytes. Most but not all PA 2.0 processors have a cache line
719 of 64 bytes. As cache flushes are expensive and we don't support
720 PA 1.0, we use a minimum length of 32. */
722 #define MIN_CACHELINE_SIZE 32
725 /* Addressing modes, and classification of registers for them.
727 Using autoincrement addressing modes on PA8000 class machines is
730 #define HAVE_POST_INCREMENT (pa_cpu < PROCESSOR_8000)
731 #define HAVE_POST_DECREMENT (pa_cpu < PROCESSOR_8000)
733 #define HAVE_PRE_DECREMENT (pa_cpu < PROCESSOR_8000)
734 #define HAVE_PRE_INCREMENT (pa_cpu < PROCESSOR_8000)
736 /* Macros to check register numbers against specific register classes. */
738 /* The following macros assume that X is a hard or pseudo reg number.
739 They give nonzero only if X is a hard reg of the suitable class
740 or a pseudo reg currently allocated to a suitable hard reg.
741 Since they use reg_renumber, they are safe only once reg_renumber
742 has been allocated, which happens in local-alloc.c. */
744 #define REGNO_OK_FOR_INDEX_P(X) \
746 || ((X) == FRAME_POINTER_REGNUM) \
747 || ((X) >= FIRST_PSEUDO_REGISTER \
749 && (unsigned) reg_renumber[X] < 32)))
750 #define REGNO_OK_FOR_BASE_P(X) \
752 || ((X) == FRAME_POINTER_REGNUM) \
753 || ((X) >= FIRST_PSEUDO_REGISTER \
755 && (unsigned) reg_renumber[X] < 32)))
756 #define REGNO_OK_FOR_FP_P(X) \
758 || (X >= FIRST_PSEUDO_REGISTER \
760 && FP_REGNO_P (reg_renumber[X])))
762 /* Now macros that check whether X is a register and also,
763 strictly, whether it is in a specified class.
765 These macros are specific to the HP-PA, and may be used only
766 in code for printing assembler insns and in conditions for
767 define_optimization. */
769 /* 1 if X is an fp register. */
771 #define FP_REG_P(X) (REG_P (X) && REGNO_OK_FOR_FP_P (REGNO (X)))
773 /* Maximum number of registers that can appear in a valid memory address. */
775 #define MAX_REGS_PER_ADDRESS 2
777 /* Non-TLS symbolic references. */
778 #define PA_SYMBOL_REF_TLS_P(RTX) \
779 (GET_CODE (RTX) == SYMBOL_REF && SYMBOL_REF_TLS_MODEL (RTX) != 0)
781 /* Recognize any constant value that is a valid address except
782 for symbolic addresses. We get better CSE by rejecting them
783 here and allowing hppa_legitimize_address to break them up. We
784 use most of the constants accepted by CONSTANT_P, except CONST_DOUBLE. */
786 #define CONSTANT_ADDRESS_P(X) \
787 ((GET_CODE (X) == LABEL_REF \
788 || (GET_CODE (X) == SYMBOL_REF && !SYMBOL_REF_TLS_MODEL (X)) \
789 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
790 || GET_CODE (X) == HIGH) \
791 && (reload_in_progress || reload_completed || ! symbolic_expression_p (X)))
793 /* A C expression that is nonzero if we are using the new HP assembler. */
795 #ifndef NEW_HP_ASSEMBLER
796 #define NEW_HP_ASSEMBLER 0
799 /* The macros below define the immediate range for CONST_INTS on
800 the 64-bit port. Constants in this range can be loaded in three
801 instructions using a ldil/ldo/depdi sequence. Constants outside
802 this range are forced to the constant pool prior to reload. */
804 #define MAX_LEGIT_64BIT_CONST_INT ((HOST_WIDE_INT) 32 << 31)
805 #define MIN_LEGIT_64BIT_CONST_INT ((HOST_WIDE_INT) -32 << 31)
806 #define LEGITIMATE_64BIT_CONST_INT_P(X) \
807 ((X) >= MIN_LEGIT_64BIT_CONST_INT && (X) < MAX_LEGIT_64BIT_CONST_INT)
809 /* Target flags set on a symbol_ref. */
811 /* Set by ASM_OUTPUT_SYMBOL_REF when a symbol_ref is output. */
812 #define SYMBOL_FLAG_REFERENCED (1 << SYMBOL_FLAG_MACH_DEP_SHIFT)
813 #define SYMBOL_REF_REFERENCED_P(RTX) \
814 ((SYMBOL_REF_FLAGS (RTX) & SYMBOL_FLAG_REFERENCED) != 0)
816 /* Defines for constraints.md. */
818 /* Return 1 iff OP is a scaled or unscaled index address. */
819 #define IS_INDEX_ADDR_P(OP) \
820 (GET_CODE (OP) == PLUS \
821 && GET_MODE (OP) == Pmode \
822 && (GET_CODE (XEXP (OP, 0)) == MULT \
823 || GET_CODE (XEXP (OP, 1)) == MULT \
824 || (REG_P (XEXP (OP, 0)) \
825 && REG_P (XEXP (OP, 1)))))
827 /* Return 1 iff OP is a LO_SUM DLT address. */
828 #define IS_LO_SUM_DLT_ADDR_P(OP) \
829 (GET_CODE (OP) == LO_SUM \
830 && GET_MODE (OP) == Pmode \
831 && REG_P (XEXP (OP, 0)) \
832 && REG_OK_FOR_BASE_P (XEXP (OP, 0)) \
833 && GET_CODE (XEXP (OP, 1)) == UNSPEC)
835 /* Nonzero if 14-bit offsets can be used for all loads and stores.
836 This is not possible when generating PA 1.x code as floating point
837 loads and stores only support 5-bit offsets. Note that we do not
838 forbid the use of 14-bit offsets in GO_IF_LEGITIMATE_ADDRESS.
839 Instead, we use pa_secondary_reload() to reload integer mode
840 REG+D memory addresses used in floating point loads and stores.
842 FIXME: the ELF32 linker clobbers the LSB of the FP register number
843 in PA 2.0 floating-point insns with long displacements. This is
844 because R_PARISC_DPREL14WR and other relocations like it are not
845 yet supported by GNU ld. For now, we reject long displacements
848 #define INT14_OK_STRICT \
850 || TARGET_DISABLE_FPREGS \
851 || (TARGET_PA_20 && !TARGET_ELF32))
853 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
854 and check its validity for a certain class.
855 We have two alternate definitions for each of them.
856 The usual definition accepts all pseudo regs; the other rejects
857 them unless they have been allocated suitable hard regs.
858 The symbol REG_OK_STRICT causes the latter definition to be used.
860 Most source files want to accept pseudo regs in the hope that
861 they will get allocated to the class that the insn wants them to be in.
862 Source files for reload pass need to be strict.
863 After reload, it makes no difference, since pseudo regs have
864 been eliminated by then. */
866 #ifndef REG_OK_STRICT
868 /* Nonzero if X is a hard reg that can be used as an index
869 or if it is a pseudo reg. */
870 #define REG_OK_FOR_INDEX_P(X) \
871 (REGNO (X) && (REGNO (X) < 32 \
872 || REGNO (X) == FRAME_POINTER_REGNUM \
873 || REGNO (X) >= FIRST_PSEUDO_REGISTER))
875 /* Nonzero if X is a hard reg that can be used as a base reg
876 or if it is a pseudo reg. */
877 #define REG_OK_FOR_BASE_P(X) \
878 (REGNO (X) && (REGNO (X) < 32 \
879 || REGNO (X) == FRAME_POINTER_REGNUM \
880 || REGNO (X) >= FIRST_PSEUDO_REGISTER))
884 /* Nonzero if X is a hard reg that can be used as an index. */
885 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
887 /* Nonzero if X is a hard reg that can be used as a base reg. */
888 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
892 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression that is a
893 valid memory address for an instruction. The MODE argument is the
894 machine mode for the MEM expression that wants to use this address.
896 On HP PA-RISC, the legitimate address forms are REG+SMALLINT,
897 REG+REG, and REG+(REG*SCALE). The indexed address forms are only
898 available with floating point loads and stores, and integer loads.
899 We get better code by allowing indexed addresses in the initial
902 The acceptance of indexed addresses as legitimate implies that we
903 must provide patterns for doing indexed integer stores, or the move
904 expanders must force the address of an indexed store to a register.
905 We have adopted the latter approach.
907 Another function of GO_IF_LEGITIMATE_ADDRESS is to ensure that
908 the base register is a valid pointer for indexed instructions.
909 On targets that have non-equivalent space registers, we have to
910 know at the time of assembler output which register in a REG+REG
911 pair is the base register. The REG_POINTER flag is sometimes lost
912 in reload and the following passes, so it can't be relied on during
913 code generation. Thus, we either have to canonicalize the order
914 of the registers in REG+REG indexed addresses, or treat REG+REG
915 addresses separately and provide patterns for both permutations.
917 The latter approach requires several hundred additional lines of
918 code in pa.md. The downside to canonicalizing is that a PLUS
919 in the wrong order can't combine to form to make a scaled indexed
920 memory operand. As we won't need to canonicalize the operands if
921 the REG_POINTER lossage can be fixed, it seems better canonicalize.
923 We initially break out scaled indexed addresses in canonical order
924 in emit_move_sequence. LEGITIMIZE_ADDRESS also canonicalizes
925 scaled indexed addresses during RTL generation. However, fold_rtx
926 has its own opinion on how the operands of a PLUS should be ordered.
927 If one of the operands is equivalent to a constant, it will make
928 that operand the second operand. As the base register is likely to
929 be equivalent to a SYMBOL_REF, we have made it the second operand.
931 GO_IF_LEGITIMATE_ADDRESS accepts REG+REG as legitimate when the
932 operands are in the order INDEX+BASE on targets with non-equivalent
933 space registers, and in any order on targets with equivalent space
934 registers. It accepts both MULT+BASE and BASE+MULT for scaled indexing.
936 We treat a SYMBOL_REF as legitimate if it is part of the current
937 function's constant-pool, because such addresses can actually be
938 output as REG+SMALLINT. */
940 #define VAL_5_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x10 < 0x20)
941 #define INT_5_BITS(X) VAL_5_BITS_P (INTVAL (X))
943 #define VAL_U5_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) < 0x20)
944 #define INT_U5_BITS(X) VAL_U5_BITS_P (INTVAL (X))
946 #define VAL_11_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x400 < 0x800)
947 #define INT_11_BITS(X) VAL_11_BITS_P (INTVAL (X))
949 #define VAL_14_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x2000 < 0x4000)
950 #define INT_14_BITS(X) VAL_14_BITS_P (INTVAL (X))
952 #if HOST_BITS_PER_WIDE_INT > 32
953 #define VAL_32_BITS_P(X) \
954 ((unsigned HOST_WIDE_INT)(X) + ((unsigned HOST_WIDE_INT) 1 << 31) \
955 < (unsigned HOST_WIDE_INT) 2 << 31)
957 #define VAL_32_BITS_P(X) 1
959 #define INT_32_BITS(X) VAL_32_BITS_P (INTVAL (X))
961 /* These are the modes that we allow for scaled indexing. */
962 #define MODE_OK_FOR_SCALED_INDEXING_P(MODE) \
963 ((TARGET_64BIT && (MODE) == DImode) \
964 || (MODE) == SImode \
965 || (MODE) == HImode \
966 || (MODE) == SFmode \
969 /* These are the modes that we allow for unscaled indexing. */
970 #define MODE_OK_FOR_UNSCALED_INDEXING_P(MODE) \
971 ((TARGET_64BIT && (MODE) == DImode) \
972 || (MODE) == SImode \
973 || (MODE) == HImode \
974 || (MODE) == QImode \
975 || (MODE) == SFmode \
978 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
980 if ((REG_P (X) && REG_OK_FOR_BASE_P (X)) \
981 || ((GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC \
982 || GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC) \
983 && REG_P (XEXP (X, 0)) \
984 && REG_OK_FOR_BASE_P (XEXP (X, 0)))) \
986 else if (GET_CODE (X) == PLUS) \
988 rtx base = 0, index = 0; \
989 if (REG_P (XEXP (X, 1)) \
990 && REG_OK_FOR_BASE_P (XEXP (X, 1))) \
991 base = XEXP (X, 1), index = XEXP (X, 0); \
992 else if (REG_P (XEXP (X, 0)) \
993 && REG_OK_FOR_BASE_P (XEXP (X, 0))) \
994 base = XEXP (X, 0), index = XEXP (X, 1); \
996 && GET_CODE (index) == CONST_INT \
997 && ((INT_14_BITS (index) \
998 && (((MODE) != DImode \
999 && (MODE) != SFmode \
1000 && (MODE) != DFmode) \
1001 /* The base register for DImode loads and stores \
1002 with long displacements must be aligned because \
1003 the lower three bits in the displacement are \
1004 assumed to be zero. */ \
1005 || ((MODE) == DImode \
1007 || (INTVAL (index) % 8) == 0)) \
1008 /* Similarly, the base register for SFmode/DFmode \
1009 loads and stores with long displacements must \
1011 || (((MODE) == SFmode || (MODE) == DFmode) \
1012 && INT14_OK_STRICT \
1013 && (INTVAL (index) % GET_MODE_SIZE (MODE)) == 0))) \
1014 || INT_5_BITS (index))) \
1016 if (!TARGET_DISABLE_INDEXING \
1017 /* Only accept the "canonical" INDEX+BASE operand order \
1018 on targets with non-equivalent space registers. */ \
1019 && (TARGET_NO_SPACE_REGS \
1020 ? (base && REG_P (index)) \
1021 : (base == XEXP (X, 1) && REG_P (index) \
1022 && (reload_completed \
1023 || (reload_in_progress && HARD_REGISTER_P (base)) \
1024 || REG_POINTER (base)) \
1025 && (reload_completed \
1026 || (reload_in_progress && HARD_REGISTER_P (index)) \
1027 || !REG_POINTER (index)))) \
1028 && MODE_OK_FOR_UNSCALED_INDEXING_P (MODE) \
1029 && REG_OK_FOR_INDEX_P (index) \
1030 && borx_reg_operand (base, Pmode) \
1031 && borx_reg_operand (index, Pmode)) \
1033 if (!TARGET_DISABLE_INDEXING \
1035 && GET_CODE (index) == MULT \
1036 && MODE_OK_FOR_SCALED_INDEXING_P (MODE) \
1037 && REG_P (XEXP (index, 0)) \
1038 && GET_MODE (XEXP (index, 0)) == Pmode \
1039 && REG_OK_FOR_INDEX_P (XEXP (index, 0)) \
1040 && GET_CODE (XEXP (index, 1)) == CONST_INT \
1041 && INTVAL (XEXP (index, 1)) \
1042 == (HOST_WIDE_INT) GET_MODE_SIZE (MODE) \
1043 && borx_reg_operand (base, Pmode)) \
1046 else if (GET_CODE (X) == LO_SUM \
1047 && GET_CODE (XEXP (X, 0)) == REG \
1048 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
1049 && CONSTANT_P (XEXP (X, 1)) \
1050 && (TARGET_SOFT_FLOAT \
1051 /* We can allow symbolic LO_SUM addresses for PA2.0. */ \
1054 && GET_CODE (XEXP (X, 1)) != CONST_INT) \
1055 || ((MODE) != SFmode \
1056 && (MODE) != DFmode))) \
1058 else if (GET_CODE (X) == LO_SUM \
1059 && GET_CODE (XEXP (X, 0)) == SUBREG \
1060 && GET_CODE (SUBREG_REG (XEXP (X, 0))) == REG \
1061 && REG_OK_FOR_BASE_P (SUBREG_REG (XEXP (X, 0))) \
1062 && CONSTANT_P (XEXP (X, 1)) \
1063 && (TARGET_SOFT_FLOAT \
1064 /* We can allow symbolic LO_SUM addresses for PA2.0. */ \
1067 && GET_CODE (XEXP (X, 1)) != CONST_INT) \
1068 || ((MODE) != SFmode \
1069 && (MODE) != DFmode))) \
1071 else if (GET_CODE (X) == CONST_INT && INT_5_BITS (X)) \
1073 /* Needed for -fPIC */ \
1074 else if (GET_CODE (X) == LO_SUM \
1075 && GET_CODE (XEXP (X, 0)) == REG \
1076 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
1077 && GET_CODE (XEXP (X, 1)) == UNSPEC \
1078 && (TARGET_SOFT_FLOAT \
1079 || (TARGET_PA_20 && !TARGET_ELF32) \
1080 || ((MODE) != SFmode \
1081 && (MODE) != DFmode))) \
1085 /* Look for machine dependent ways to make the invalid address AD a
1088 For the PA, transform:
1090 memory(X + <large int>)
1094 if (<large int> & mask) >= 16
1095 Y = (<large int> & ~mask) + mask + 1 Round up.
1097 Y = (<large int> & ~mask) Round down.
1099 memory (Z + (<large int> - Y));
1101 This makes reload inheritance and reload_cse work better since Z
1104 There may be more opportunities to improve code with this hook. */
1105 #define LEGITIMIZE_RELOAD_ADDRESS(AD, MODE, OPNUM, TYPE, IND, WIN) \
1107 long offset, newoffset, mask; \
1108 rtx new_rtx, temp = NULL_RTX; \
1110 mask = (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1111 ? (INT14_OK_STRICT ? 0x3fff : 0x1f) : 0x3fff); \
1113 if (optimize && GET_CODE (AD) == PLUS) \
1114 temp = simplify_binary_operation (PLUS, Pmode, \
1115 XEXP (AD, 0), XEXP (AD, 1)); \
1117 new_rtx = temp ? temp : AD; \
1120 && GET_CODE (new_rtx) == PLUS \
1121 && GET_CODE (XEXP (new_rtx, 0)) == REG \
1122 && GET_CODE (XEXP (new_rtx, 1)) == CONST_INT) \
1124 offset = INTVAL (XEXP ((new_rtx), 1)); \
1126 /* Choose rounding direction. Round up if we are >= halfway. */ \
1127 if ((offset & mask) >= ((mask + 1) / 2)) \
1128 newoffset = (offset & ~mask) + mask + 1; \
1130 newoffset = offset & ~mask; \
1132 /* Ensure that long displacements are aligned. */ \
1133 if (mask == 0x3fff \
1134 && (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1135 || (TARGET_64BIT && (MODE) == DImode))) \
1136 newoffset &= ~(GET_MODE_SIZE (MODE) - 1); \
1138 if (newoffset != 0 && VAL_14_BITS_P (newoffset)) \
1140 temp = gen_rtx_PLUS (Pmode, XEXP (new_rtx, 0), \
1141 GEN_INT (newoffset)); \
1142 AD = gen_rtx_PLUS (Pmode, temp, GEN_INT (offset - newoffset));\
1143 push_reload (XEXP (AD, 0), 0, &XEXP (AD, 0), 0, \
1144 BASE_REG_CLASS, Pmode, VOIDmode, 0, 0, \
1153 #define TARGET_ASM_SELECT_SECTION pa_select_section
1155 /* Return a nonzero value if DECL has a section attribute. */
1156 #define IN_NAMED_SECTION_P(DECL) \
1157 ((TREE_CODE (DECL) == FUNCTION_DECL || TREE_CODE (DECL) == VAR_DECL) \
1158 && DECL_SECTION_NAME (DECL) != NULL_TREE)
1160 /* Define this macro if references to a symbol must be treated
1161 differently depending on something about the variable or
1162 function named by the symbol (such as what section it is in).
1164 The macro definition, if any, is executed immediately after the
1165 rtl for DECL or other node is created.
1166 The value of the rtl will be a `mem' whose address is a
1169 The usual thing for this macro to do is to a flag in the
1170 `symbol_ref' (such as `SYMBOL_REF_FLAG') or to store a modified
1171 name string in the `symbol_ref' (if one bit is not enough
1174 On the HP-PA we use this to indicate if a symbol is in text or
1175 data space. Also, function labels need special treatment. */
1177 #define TEXT_SPACE_P(DECL)\
1178 (TREE_CODE (DECL) == FUNCTION_DECL \
1179 || (TREE_CODE (DECL) == VAR_DECL \
1180 && TREE_READONLY (DECL) && ! TREE_SIDE_EFFECTS (DECL) \
1181 && (! DECL_INITIAL (DECL) || ! reloc_needed (DECL_INITIAL (DECL))) \
1183 || CONSTANT_CLASS_P (DECL))
1185 #define FUNCTION_NAME_P(NAME) (*(NAME) == '@')
1187 /* Specify the machine mode that this machine uses for the index in the
1188 tablejump instruction. For small tables, an element consists of a
1189 ia-relative branch and its delay slot. When -mbig-switch is specified,
1190 we use a 32-bit absolute address for non-pic code, and a 32-bit offset
1191 for both 32 and 64-bit pic code. */
1192 #define CASE_VECTOR_MODE (TARGET_BIG_SWITCH ? SImode : DImode)
1194 /* Jump tables must be 32-bit aligned, no matter the size of the element. */
1195 #define ADDR_VEC_ALIGN(ADDR_VEC) 2
1197 /* Define this as 1 if `char' should by default be signed; else as 0. */
1198 #define DEFAULT_SIGNED_CHAR 1
1200 /* Max number of bytes we can move from memory to memory
1201 in one reasonably fast instruction. */
1204 /* Higher than the default as we prefer to use simple move insns
1205 (better scheduling and delay slot filling) and because our
1206 built-in block move is really a 2X unrolled loop.
1208 Believe it or not, this has to be big enough to allow for copying all
1209 arguments passed in registers to avoid infinite recursion during argument
1210 setup for a function call. Why? Consider how we copy the stack slots
1211 reserved for parameters when they may be trashed by a call. */
1212 #define MOVE_RATIO(speed) (TARGET_64BIT ? 8 : 4)
1214 /* Define if operations between registers always perform the operation
1215 on the full register even if a narrower mode is specified. */
1216 #define WORD_REGISTER_OPERATIONS
1218 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1219 will either zero-extend or sign-extend. The value of this macro should
1220 be the code that says which one of the two operations is implicitly
1221 done, UNKNOWN if none. */
1222 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1224 /* Nonzero if access to memory by bytes is slow and undesirable. */
1225 #define SLOW_BYTE_ACCESS 1
1227 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1228 is done just by pretending it is already truncated. */
1229 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1231 /* Specify the machine mode that pointers have.
1232 After generation of rtl, the compiler makes no further distinction
1233 between pointers and any other objects of this machine mode. */
1234 #define Pmode word_mode
1236 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
1237 return the mode to be used for the comparison. For floating-point, CCFPmode
1238 should be used. CC_NOOVmode should be used when the first operand is a
1239 PLUS, MINUS, or NEG. CCmode should be used when no special processing is
1241 #define SELECT_CC_MODE(OP,X,Y) \
1242 (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT ? CCFPmode : CCmode) \
1244 /* A function address in a call instruction
1245 is a byte address (for indexing purposes)
1246 so give the MEM rtx a byte's mode. */
1247 #define FUNCTION_MODE SImode
1249 /* Define this if addresses of constant functions
1250 shouldn't be put through pseudo regs where they can be cse'd.
1251 Desirable on machines where ordinary constants are expensive
1252 but a CALL with constant address is cheap. */
1253 #define NO_FUNCTION_CSE
1255 /* Define this to be nonzero if shift instructions ignore all but the low-order
1257 #define SHIFT_COUNT_TRUNCATED 1
1259 /* Adjust the cost of branches. */
1260 #define BRANCH_COST(speed_p, predictable_p) (pa_cpu == PROCESSOR_8000 ? 2 : 1)
1262 /* Handling the special cases is going to get too complicated for a macro,
1263 just call `pa_adjust_insn_length' to do the real work. */
1264 #define ADJUST_INSN_LENGTH(INSN, LENGTH) \
1265 LENGTH += pa_adjust_insn_length (INSN, LENGTH);
1267 /* Millicode insns are actually function calls with some special
1268 constraints on arguments and register usage.
1270 Millicode calls always expect their arguments in the integer argument
1271 registers, and always return their result in %r29 (ret1). They
1272 are expected to clobber their arguments, %r1, %r29, and the return
1273 pointer which is %r31 on 32-bit and %r2 on 64-bit, and nothing else.
1275 This macro tells reorg that the references to arguments and
1276 millicode calls do not appear to happen until after the millicode call.
1277 This allows reorg to put insns which set the argument registers into the
1278 delay slot of the millicode call -- thus they act more like traditional
1281 Note we cannot consider side effects of the insn to be delayed because
1282 the branch and link insn will clobber the return pointer. If we happened
1283 to use the return pointer in the delay slot of the call, then we lose.
1285 get_attr_type will try to recognize the given insn, so make sure to
1286 filter out things it will not accept -- SEQUENCE, USE and CLOBBER insns
1288 #define INSN_REFERENCES_ARE_DELAYED(X) (insn_refs_are_delayed (X))
1291 /* Control the assembler format that we output. */
1293 /* A C string constant describing how to begin a comment in the target
1294 assembler language. The compiler assumes that the comment will end at
1295 the end of the line. */
1297 #define ASM_COMMENT_START ";"
1299 /* Output to assembler file text saying following lines
1300 may contain character constants, extra white space, comments, etc. */
1302 #define ASM_APP_ON ""
1304 /* Output to assembler file text saying following lines
1305 no longer contain unusual constructs. */
1307 #define ASM_APP_OFF ""
1309 /* This is how to output the definition of a user-level label named NAME,
1310 such as the label on a static function or variable NAME. */
1312 #define ASM_OUTPUT_LABEL(FILE,NAME) \
1314 assemble_name ((FILE), (NAME)); \
1316 fputs (":\n", (FILE)); \
1318 fputc ('\n', (FILE)); \
1321 /* This is how to output a reference to a user-level label named NAME.
1322 `assemble_name' uses this. */
1324 #define ASM_OUTPUT_LABELREF(FILE,NAME) \
1326 const char *xname = (NAME); \
1327 if (FUNCTION_NAME_P (NAME)) \
1329 if (xname[0] == '*') \
1332 fputs (user_label_prefix, FILE); \
1333 fputs (xname, FILE); \
1336 /* This how we output the symbol_ref X. */
1338 #define ASM_OUTPUT_SYMBOL_REF(FILE,X) \
1340 SYMBOL_REF_FLAGS (X) |= SYMBOL_FLAG_REFERENCED; \
1341 assemble_name (FILE, XSTR (X, 0)); \
1344 /* This is how to store into the string LABEL
1345 the symbol_ref name of an internal numbered label where
1346 PREFIX is the class of label and NUM is the number within the class.
1347 This is suitable for output with `assemble_name'. */
1349 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1350 sprintf (LABEL, "*%c$%s%04ld", (PREFIX)[0], (PREFIX) + 1, (long)(NUM))
1352 /* Output the definition of a compiler-generated label named NAME. */
1354 #define ASM_OUTPUT_INTERNAL_LABEL(FILE,NAME) \
1356 assemble_name_raw ((FILE), (NAME)); \
1358 fputs (":\n", (FILE)); \
1360 fputc ('\n', (FILE)); \
1363 #define TARGET_ASM_GLOBALIZE_LABEL pa_globalize_label
1365 #define ASM_OUTPUT_ASCII(FILE, P, SIZE) \
1366 output_ascii ((FILE), (P), (SIZE))
1368 /* Jump tables are always placed in the text section. Technically, it
1369 is possible to put them in the readonly data section when -mbig-switch
1370 is specified. This has the benefit of getting the table out of .text
1371 and reducing branch lengths as a result. The downside is that an
1372 additional insn (addil) is needed to access the table when generating
1373 PIC code. The address difference table also has to use 32-bit
1374 pc-relative relocations. Currently, GAS does not support these
1375 relocations, although it is easily modified to do this operation.
1376 The table entries need to look like "$L1+(.+8-$L0)-$PIC_pcrel$0"
1377 when using ELF GAS. A simple difference can be used when using
1378 SOM GAS or the HP assembler. The final downside is GDB complains
1379 about the nesting of the label for the table when debugging. */
1381 #define JUMP_TABLES_IN_TEXT_SECTION 1
1383 /* This is how to output an element of a case-vector that is absolute. */
1385 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
1386 if (TARGET_BIG_SWITCH) \
1387 fprintf (FILE, "\t.word L$%04d\n", VALUE); \
1389 fprintf (FILE, "\tb L$%04d\n\tnop\n", VALUE)
1391 /* This is how to output an element of a case-vector that is relative.
1392 Since we always place jump tables in the text section, the difference
1393 is absolute and requires no relocation. */
1395 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1396 if (TARGET_BIG_SWITCH) \
1397 fprintf (FILE, "\t.word L$%04d-L$%04d\n", VALUE, REL); \
1399 fprintf (FILE, "\tb L$%04d\n\tnop\n", VALUE)
1401 /* This is how to output an assembler line that says to advance the
1402 location counter to a multiple of 2**LOG bytes. */
1404 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1405 fprintf (FILE, "\t.align %d\n", (1<<(LOG)))
1407 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
1408 fprintf (FILE, "\t.blockz "HOST_WIDE_INT_PRINT_UNSIGNED"\n", \
1409 (unsigned HOST_WIDE_INT)(SIZE))
1411 /* This says how to output an assembler line to define an uninitialized
1412 global variable with size SIZE (in bytes) and alignment ALIGN (in bits).
1413 This macro exists to properly support languages like C++ which do not
1414 have common data. */
1416 #define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
1417 pa_asm_output_aligned_bss (FILE, NAME, SIZE, ALIGN)
1419 /* This says how to output an assembler line to define a global common symbol
1420 with size SIZE (in bytes) and alignment ALIGN (in bits). */
1422 #define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGN) \
1423 pa_asm_output_aligned_common (FILE, NAME, SIZE, ALIGN)
1425 /* This says how to output an assembler line to define a local common symbol
1426 with size SIZE (in bytes) and alignment ALIGN (in bits). This macro
1427 controls how the assembler definitions of uninitialized static variables
1430 #define ASM_OUTPUT_ALIGNED_LOCAL(FILE, NAME, SIZE, ALIGN) \
1431 pa_asm_output_aligned_local (FILE, NAME, SIZE, ALIGN)
1433 /* All HP assemblers use "!" to separate logical lines. */
1434 #define IS_ASM_LOGICAL_LINE_SEPARATOR(C, STR) ((C) == '!')
1436 /* Print operand X (an rtx) in assembler syntax to file FILE.
1437 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
1438 For `%' followed by punctuation, CODE is the punctuation and X is null.
1440 On the HP-PA, the CODE can be `r', meaning this is a register-only operand
1441 and an immediate zero should be represented as `r0'.
1443 Several % codes are defined:
1445 C compare conditions
1446 N extract conditions
1447 M modifier to handle preincrement addressing for memory refs.
1448 F modifier to handle preincrement addressing for fp memory refs */
1450 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
1453 /* Print a memory address as an operand to reference that memory location. */
1455 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
1456 { rtx addr = ADDR; \
1457 switch (GET_CODE (addr)) \
1460 fprintf (FILE, "0(%s)", reg_names [REGNO (addr)]); \
1463 gcc_assert (GET_CODE (XEXP (addr, 1)) == CONST_INT); \
1464 fprintf (FILE, "%d(%s)", (int)INTVAL (XEXP (addr, 1)), \
1465 reg_names [REGNO (XEXP (addr, 0))]); \
1468 if (!symbolic_operand (XEXP (addr, 1), VOIDmode)) \
1469 fputs ("R'", FILE); \
1470 else if (flag_pic == 0) \
1471 fputs ("RR'", FILE); \
1473 fputs ("RT'", FILE); \
1474 output_global_address (FILE, XEXP (addr, 1), 0); \
1475 fputs ("(", FILE); \
1476 output_operand (XEXP (addr, 0), 0); \
1477 fputs (")", FILE); \
1480 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC "(%%r0)", INTVAL (addr)); \
1483 output_addr_const (FILE, addr); \
1487 /* Find the return address associated with the frame given by
1489 #define RETURN_ADDR_RTX(COUNT, FRAMEADDR) \
1490 (return_addr_rtx (COUNT, FRAMEADDR))
1492 /* Used to mask out junk bits from the return address, such as
1493 processor state, interrupt status, condition codes and the like. */
1494 #define MASK_RETURN_ADDR \
1495 /* The privilege level is in the two low order bits, mask em out \
1496 of the return address. */ \
1499 /* The number of Pmode words for the setjmp buffer. */
1500 #define JMP_BUF_SIZE 50
1502 /* We need a libcall to canonicalize function pointers on TARGET_ELF32. */
1503 #define CANONICALIZE_FUNCPTR_FOR_COMPARE_LIBCALL \
1504 "__canonicalize_funcptr_for_compare"
1507 #undef TARGET_HAVE_TLS
1508 #define TARGET_HAVE_TLS true