1 /* Definitions of target machine for GNU compiler, for the HP Spectrum.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002 Free Software Foundation, Inc.
4 Contributed by Michael Tiemann (tiemann@cygnus.com) of Cygnus Support
5 and Tim Moore (moore@defmacro.cs.utah.edu) of the Center for
6 Software Science at the University of Utah.
8 This file is part of GNU CC.
10 GNU CC is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 2, or (at your option)
15 GNU CC is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
20 You should have received a copy of the GNU General Public License
21 along with GNU CC; see the file COPYING. If not, write to
22 the Free Software Foundation, 59 Temple Place - Suite 330,
23 Boston, MA 02111-1307, USA. */
25 enum cmp_type /* comparison type */
27 CMP_SI, /* compare integers */
28 CMP_SF, /* compare single precision floats */
29 CMP_DF, /* compare double precision floats */
30 CMP_MAX /* max comparison type */
33 /* For long call handling. */
34 extern unsigned int total_code_bytes;
36 /* Which processor to schedule for. */
48 /* For -mschedule= option. */
49 extern const char *pa_cpu_string;
50 extern enum processor_type pa_cpu;
52 #define pa_cpu_attr ((enum attr_cpu)pa_cpu)
54 /* Which architecture to generate code for. */
56 enum architecture_type
65 /* For -march= option. */
66 extern const char *pa_arch_string;
67 extern enum architecture_type pa_arch;
69 /* Print subsidiary information on the compiler version in use. */
71 #define TARGET_VERSION fputs (" (hppa)", stderr);
73 /* Run-time compilation parameters selecting different hardware subsets. */
75 extern int target_flags;
77 /* compile code for HP-PA 1.1 ("Snake") */
82 #define TARGET_PA_11 (target_flags & MASK_PA_11)
85 /* Disable all FP registers (they all become fixed). This may be necessary
86 for compiling kernels which perform lazy context switching of FP regs.
87 Note if you use this option and try to perform floating point operations
88 the compiler will abort! */
90 #define MASK_DISABLE_FPREGS 2
91 #define TARGET_DISABLE_FPREGS (target_flags & MASK_DISABLE_FPREGS)
93 /* Generate code which assumes that all space register are equivalent.
94 Triggers aggressive unscaled index addressing and faster
95 builtin_return_address. */
96 #define MASK_NO_SPACE_REGS 4
97 #define TARGET_NO_SPACE_REGS (target_flags & MASK_NO_SPACE_REGS)
99 /* Allow unconditional jumps in the delay slots of call instructions. */
100 #define MASK_JUMP_IN_DELAY 8
101 #define TARGET_JUMP_IN_DELAY (target_flags & MASK_JUMP_IN_DELAY)
103 /* Disable indexed addressing modes. */
104 #define MASK_DISABLE_INDEXING 32
105 #define TARGET_DISABLE_INDEXING (target_flags & MASK_DISABLE_INDEXING)
107 /* Emit code which follows the new portable runtime calling conventions
108 HP wants everyone to use for ELF objects. If at all possible you want
109 to avoid this since it's a performance loss for non-prototyped code.
111 Note TARGET_PORTABLE_RUNTIME also forces all calls to use inline
112 long-call stubs which is quite expensive. */
113 #define MASK_PORTABLE_RUNTIME 64
114 #define TARGET_PORTABLE_RUNTIME (target_flags & MASK_PORTABLE_RUNTIME)
116 /* Emit directives only understood by GAS. This allows parameter
117 relocations to work for static functions. There is no way
118 to make them work the HP assembler at this time. */
120 #define TARGET_GAS (target_flags & MASK_GAS)
122 /* Emit code for processors which do not have an FPU. */
123 #define MASK_SOFT_FLOAT 256
124 #define TARGET_SOFT_FLOAT (target_flags & MASK_SOFT_FLOAT)
126 /* Use 3-insn load/store sequences for access to large data segments
127 in shared libraries on hpux10. */
128 #define MASK_LONG_LOAD_STORE 512
129 #define TARGET_LONG_LOAD_STORE (target_flags & MASK_LONG_LOAD_STORE)
131 /* Use a faster sequence for indirect calls. This assumes that calls
132 through function pointers will never cross a space boundary, and
133 that the executable is not dynamically linked. Such assumptions
134 are generally safe for building kernels and statically linked
135 executables. Code compiled with this option will fail miserably if
136 the executable is dynamically linked or uses nested functions! */
137 #define MASK_FAST_INDIRECT_CALLS 1024
138 #define TARGET_FAST_INDIRECT_CALLS (target_flags & MASK_FAST_INDIRECT_CALLS)
140 /* Generate code with big switch statements to avoid out of range branches
141 occurring within the switch table. */
142 #define MASK_BIG_SWITCH 2048
143 #define TARGET_BIG_SWITCH (target_flags & MASK_BIG_SWITCH)
146 /* Generate code for the HPPA 2.0 architecture. TARGET_PA_11 should also be
147 true when this is true. */
148 #define MASK_PA_20 4096
150 #define TARGET_PA_20 (target_flags & MASK_PA_20)
153 /* Generate code for the HPPA 2.0 architecture in 64bit mode. */
155 #define TARGET_64BIT 0
158 /* Generate code for ELF32 ABI. */
160 #define TARGET_ELF32 0
163 /* Generate code for SOM 32bit ABI. */
168 /* Macro to define tables used to set the flags.
169 This is a list in braces of pairs in braces,
170 each pair being { "NAME", VALUE }
171 where VALUE is the bits to set or minus the bits to clear.
172 An empty string NAME is used to identify the default VALUE. */
174 #define TARGET_SWITCHES \
175 {{"snake", MASK_PA_11, "Generate PA1.1 code"}, \
176 {"nosnake", -(MASK_PA_11 | MASK_PA_20), "Generate PA1.0 code"}, \
177 {"pa-risc-1-0", -(MASK_PA_11 | MASK_PA_20), "Generate PA1.0 code"}, \
178 {"pa-risc-1-1", MASK_PA_11, "Generate PA1.1 code"}, \
179 {"pa-risc-2-0", MASK_PA_20, "Generate PA2.0 code. This option requires binutils 2.10 or later"}, \
180 {"disable-fpregs", MASK_DISABLE_FPREGS, "Disable FP regs"}, \
181 {"no-disable-fpregs", -MASK_DISABLE_FPREGS, "Do not disable FP regs"},\
182 {"no-space-regs", MASK_NO_SPACE_REGS, "Disable space regs"}, \
183 {"space-regs", -MASK_NO_SPACE_REGS, "Do not disable space regs"}, \
184 {"jump-in-delay", MASK_JUMP_IN_DELAY, "Put jumps in call delay slots"},\
185 {"no-jump-in-delay", -MASK_JUMP_IN_DELAY, "Do not put jumps in call delay slots"}, \
186 {"disable-indexing", MASK_DISABLE_INDEXING, "Disable indexed addressing"},\
187 {"no-disable-indexing", -MASK_DISABLE_INDEXING, "Do not disable indexed addressing"},\
188 {"portable-runtime", MASK_PORTABLE_RUNTIME, "Use portable calling conventions"}, \
189 {"no-portable-runtime", -MASK_PORTABLE_RUNTIME, "Do not use portable calling conventions"},\
190 {"gas", MASK_GAS, "Assume code will be assembled by GAS"}, \
191 {"no-gas", -MASK_GAS, "Do not assume code will be assembled by GAS"}, \
192 {"soft-float", MASK_SOFT_FLOAT, "Use software floating point"}, \
193 {"no-soft-float", -MASK_SOFT_FLOAT, "Do not use software floating point"}, \
194 {"long-load-store", MASK_LONG_LOAD_STORE, "Emit long load/store sequences"}, \
195 {"no-long-load-store", -MASK_LONG_LOAD_STORE, "Do not emit long load/store sequences"},\
196 {"fast-indirect-calls", MASK_FAST_INDIRECT_CALLS, "Generate fast indirect calls"},\
197 {"no-fast-indirect-calls", -MASK_FAST_INDIRECT_CALLS, "Do not generate fast indirect calls"},\
198 {"big-switch", MASK_BIG_SWITCH, "Generate code for huge switch statements"}, \
199 {"no-big-switch", -MASK_BIG_SWITCH, "Do not generate code for huge switch statements"}, \
200 {"linker-opt", 0, "Enable linker optimizations"}, \
201 { "", TARGET_DEFAULT | TARGET_CPU_DEFAULT, NULL}}
203 #ifndef TARGET_DEFAULT
204 #define TARGET_DEFAULT (MASK_GAS | MASK_JUMP_IN_DELAY)
207 #ifndef TARGET_CPU_DEFAULT
208 #define TARGET_CPU_DEFAULT 0
211 #define TARGET_OPTIONS \
213 { "schedule=", &pa_cpu_string, "Specify CPU for scheduling purposes" },\
214 { "arch=", &pa_arch_string, "Specify architecture for code generation. Values are 1.0, 1.1, and 2.0. 2.0 requires gas snapshot 19990413 or later." }\
217 /* Specify the dialect of assembler to use. New mnemonics is dialect one
218 and the old mnemonics are dialect zero. */
219 #define ASSEMBLER_DIALECT (TARGET_PA_20 ? 1 : 0)
221 #define OVERRIDE_OPTIONS override_options ()
223 /* stabs-in-som is nearly identical to stabs-in-elf. To avoid useless
224 code duplication we simply include this file and override as needed. */
227 /* We do not have to be compatible with dbx, so we enable gdb extensions
229 #define DEFAULT_GDB_EXTENSIONS 1
231 /* This used to be zero (no max length), but big enums and such can
232 cause huge strings which killed gas.
234 We also have to avoid lossage in dbxout.c -- it does not compute the
235 string size accurately, so we are real conservative here. */
236 #undef DBX_CONTIN_LENGTH
237 #define DBX_CONTIN_LENGTH 3000
239 /* Only labels should ever begin in column zero. */
240 #define ASM_STABS_OP "\t.stabs\t"
241 #define ASM_STABN_OP "\t.stabn\t"
243 /* GDB always assumes the current function's frame begins at the value
244 of the stack pointer upon entry to the current function. Accessing
245 local variables and parameters passed on the stack is done using the
246 base of the frame + an offset provided by GCC.
248 For functions which have frame pointers this method works fine;
249 the (frame pointer) == (stack pointer at function entry) and GCC provides
250 an offset relative to the frame pointer.
252 This loses for functions without a frame pointer; GCC provides an offset
253 which is relative to the stack pointer after adjusting for the function's
254 frame size. GDB would prefer the offset to be relative to the value of
255 the stack pointer at the function's entry. Yuk! */
256 #define DEBUGGER_AUTO_OFFSET(X) \
257 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) \
258 + (frame_pointer_needed ? 0 : compute_frame_size (get_frame_size (), 0)))
260 #define DEBUGGER_ARG_OFFSET(OFFSET, X) \
261 ((GET_CODE (X) == PLUS ? OFFSET : 0) \
262 + (frame_pointer_needed ? 0 : compute_frame_size (get_frame_size (), 0)))
264 #define CPP_PA10_SPEC ""
265 #define CPP_PA11_SPEC "-D_PA_RISC1_1 -D__hp9000s700"
266 #define CPP_PA20_SPEC "-D_PA_RISC2_0 -D__hp9000s800"
267 #define CPP_64BIT_SPEC "-D__LP64__ -D__LONG_MAX__=9223372036854775807L"
269 #if ((TARGET_DEFAULT | TARGET_CPU_DEFAULT) & MASK_PA_11) == 0
270 #define CPP_CPU_DEFAULT_SPEC "%(cpp_pa10)"
273 #if ((TARGET_DEFAULT | TARGET_CPU_DEFAULT) & MASK_PA_11) != 0
274 #if ((TARGET_DEFAULT | TARGET_CPU_DEFAULT) & MASK_PA_20) != 0
275 #define CPP_CPU_DEFAULT_SPEC "%(cpp_pa11) %(cpp_pa20)"
277 #define CPP_CPU_DEFAULT_SPEC "%(cpp_pa11)"
282 #define CPP_64BIT_DEFAULT_SPEC "%(cpp_64bit)"
284 #define CPP_64BIT_DEFAULT_SPEC ""
287 /* This macro defines names of additional specifications to put in the
288 specs that can be used in various specifications like CC1_SPEC. Its
289 definition is an initializer with a subgrouping for each command option.
291 Each subgrouping contains a string constant, that defines the
292 specification name, and a string constant that used by the GNU CC driver
295 Do not define this macro if it does not need to do anything. */
297 #ifndef SUBTARGET_EXTRA_SPECS
298 #define SUBTARGET_EXTRA_SPECS
301 #define EXTRA_SPECS \
302 { "cpp_pa10", CPP_PA10_SPEC}, \
303 { "cpp_pa11", CPP_PA11_SPEC}, \
304 { "cpp_pa20", CPP_PA20_SPEC}, \
305 { "cpp_64bit", CPP_64BIT_SPEC}, \
306 { "cpp_cpu_default", CPP_CPU_DEFAULT_SPEC }, \
307 { "cpp_64bit_default", CPP_64BIT_DEFAULT_SPEC }, \
308 SUBTARGET_EXTRA_SPECS
311 %{mpa-risc-1-0:%(cpp_pa10)} \
312 %{mpa-risc-1-1:%(cpp_pa11)} \
313 %{msnake:%(cpp_pa11)} \
314 %{mpa-risc-2-0:%(cpp_pa20)} \
315 %{!mpa-risc-1-0:%{!mpa-risc-1-1:%{!mpa-risc-2-0:%{!msnake:%(cpp_cpu_default)}}}} \
316 %{m64bit:%(cpp_64bit)} \
317 %{!m64bit:%(cpp_64bit_default)} \
318 %{!ansi: -D_HPUX_SOURCE -D_HIUX_SOURCE -D__STDC_EXT__ -D_INCLUDE_LONGLONG} \
319 %{threads: -D_REENTRANT -D_DCE_THREADS}"
321 #define CPLUSPLUS_CPP_SPEC "\
322 -D_HPUX_SOURCE -D_HIUX_SOURCE -D__STDC_EXT__ -D_INCLUDE_LONGLONG \
323 %{mpa-risc-1-0:%(cpp_pa10)} \
324 %{mpa-risc-1-1:%(cpp_pa11)} \
325 %{msnake:%(cpp_pa11)} \
326 %{mpa-risc-2-0:%(cpp_pa20)} \
327 %{!mpa-risc-1-0:%{!mpa-risc-1-1:%{!mpa-risc-2-0:%{!msnake:%(cpp_cpu_default)}}}} \
328 %{m64bit:%(cpp_64bit)} \
329 %{!m64bit:%(cpp_64bit_default)} \
330 %{threads: -D_REENTRANT -D_DCE_THREADS}"
332 /* Defines for a K&R CC */
334 #define CC1_SPEC "%{pg:} %{p:}"
336 #define LINK_SPEC "%{mlinker-opt:-O} %{!shared:-u main} %{shared:-b}"
338 /* We don't want -lg. */
340 #define LIB_SPEC "%{!p:%{!pg:-lc}}%{p:-lc_p}%{pg:-lc_p}"
343 /* This macro defines command-line switches that modify the default
346 The definition is be an initializer for an array of structures. Each
347 array element has have three elements: the switch name, one of the
348 enumeration codes ADD or DELETE to indicate whether the string should be
349 inserted or deleted, and the string to be inserted or deleted. */
350 #define MODIFY_TARGET_NAME {{"-32", DELETE, "64"}, {"-64", ADD, "64"}}
352 /* Make gcc agree with <machine/ansi.h> */
354 #define SIZE_TYPE "unsigned int"
355 #define PTRDIFF_TYPE "int"
356 #define WCHAR_TYPE "unsigned int"
357 #define WCHAR_TYPE_SIZE 32
359 /* Show we can debug even without a frame pointer. */
360 #define CAN_DEBUG_WITHOUT_FP
362 /* Machine dependent reorg pass. */
363 #define MACHINE_DEPENDENT_REORG(X) pa_reorg(X)
365 /* Names to predefine in the preprocessor for this target machine. */
367 #define CPP_PREDEFINES "-Dhppa -Dhp9000s800 -D__hp9000s800 -Dhp9k8 -Dunix -Dhp9000 -Dhp800 -Dspectrum -DREVARGV -Asystem=unix -Asystem=bsd -Acpu=hppa -Amachine=hppa"
369 /* target machine storage layout */
371 /* Define this macro if it is advisable to hold scalars in registers
372 in a wider mode than that declared by the program. In such cases,
373 the value is constrained to be within the bounds of the declared
374 type, but kept valid in the wider mode. The signedness of the
375 extension may differ from that of the type. */
377 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
378 if (GET_MODE_CLASS (MODE) == MODE_INT \
379 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
382 /* Define this if most significant bit is lowest numbered
383 in instructions that operate on numbered bit-fields. */
384 #define BITS_BIG_ENDIAN 1
386 /* Define this if most significant byte of a word is the lowest numbered. */
387 /* That is true on the HP-PA. */
388 #define BYTES_BIG_ENDIAN 1
390 /* Define this if most significant word of a multiword number is lowest
392 #define WORDS_BIG_ENDIAN 1
394 #define MAX_BITS_PER_WORD 64
395 #define MAX_LONG_TYPE_SIZE 32
396 #define MAX_WCHAR_TYPE_SIZE 32
398 /* Width of a word, in units (bytes). */
399 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
400 #define MIN_UNITS_PER_WORD 4
402 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
403 #define PARM_BOUNDARY BITS_PER_WORD
405 /* Largest alignment required for any stack parameter, in bits.
406 Don't define this if it is equal to PARM_BOUNDARY */
407 #define MAX_PARM_BOUNDARY 64
409 /* Boundary (in *bits*) on which stack pointer is always aligned;
410 certain optimizations in combine depend on this.
412 GCC for the PA always rounds its stacks to a 512bit boundary,
413 but that happens late in the compilation process. */
414 #define STACK_BOUNDARY (TARGET_64BIT ? 128 : 64)
416 #define PREFERRED_STACK_BOUNDARY 512
418 /* Allocation boundary (in *bits*) for the code of a function. */
419 #define FUNCTION_BOUNDARY (TARGET_64BIT ? 64 : 32)
421 /* Alignment of field after `int : 0' in a structure. */
422 #define EMPTY_FIELD_BOUNDARY 32
424 /* Every structure's size must be a multiple of this. */
425 #define STRUCTURE_SIZE_BOUNDARY 8
427 /* A bitfield declared as `int' forces `int' alignment for the struct. */
428 #define PCC_BITFIELD_TYPE_MATTERS 1
430 /* No data type wants to be aligned rounder than this. This is set
431 to 128 bits to allow for lock semaphores in the stack frame.*/
432 #define BIGGEST_ALIGNMENT 128
434 /* Get around hp-ux assembler bug, and make strcpy of constants fast. */
435 #define CONSTANT_ALIGNMENT(CODE, TYPEALIGN) \
436 ((TYPEALIGN) < 32 ? 32 : (TYPEALIGN))
438 /* Make arrays of chars word-aligned for the same reasons. */
439 #define DATA_ALIGNMENT(TYPE, ALIGN) \
440 (TREE_CODE (TYPE) == ARRAY_TYPE \
441 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
442 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
445 /* Set this nonzero if move instructions will actually fail to work
446 when given unaligned data. */
447 #define STRICT_ALIGNMENT 1
449 /* Generate calls to memcpy, memcmp and memset. */
450 #define TARGET_MEM_FUNCTIONS
452 /* Value is 1 if it is a good idea to tie two pseudo registers
453 when one has mode MODE1 and one has mode MODE2.
454 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
455 for any hard reg, then this must be 0 for correct output. */
456 #define MODES_TIEABLE_P(MODE1, MODE2) \
457 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
459 /* Specify the registers used for certain standard purposes.
460 The values of these macros are register numbers. */
462 /* The HP-PA pc isn't overloaded on a register that the compiler knows about. */
463 /* #define PC_REGNUM */
465 /* Register to use for pushing function arguments. */
466 #define STACK_POINTER_REGNUM 30
468 /* Base register for access to local variables of the function. */
469 #define FRAME_POINTER_REGNUM 3
471 /* Value should be nonzero if functions must have frame pointers. */
472 #define FRAME_POINTER_REQUIRED \
473 (current_function_calls_alloca)
475 /* C statement to store the difference between the frame pointer
476 and the stack pointer values immediately after the function prologue.
478 Note, we always pretend that this is a leaf function because if
479 it's not, there's no point in trying to eliminate the
480 frame pointer. If it is a leaf function, we guessed right! */
481 #define INITIAL_FRAME_POINTER_OFFSET(VAR) \
482 do {(VAR) = - compute_frame_size (get_frame_size (), 0);} while (0)
484 /* Base register for access to arguments of the function. */
485 #define ARG_POINTER_REGNUM 3
487 /* Register in which static-chain is passed to a function. */
488 #define STATIC_CHAIN_REGNUM 29
490 /* Register which holds offset table for position-independent
493 #define PIC_OFFSET_TABLE_REGNUM (TARGET_64BIT ? 27 : 19)
494 #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED 1
496 /* Function to return the rtx used to save the pic offset table register
497 across function calls. */
498 extern struct rtx_def *hppa_pic_save_rtx PARAMS ((void));
500 #define DEFAULT_PCC_STRUCT_RETURN 0
502 /* SOM ABI says that objects larger than 64 bits are returned in memory.
503 PA64 ABI says that objects larger than 128 bits are returned in memory.
504 Note, int_size_in_bytes can return -1 if the size of the object is
505 variable or larger than the maximum value that can be expressed as
507 #define RETURN_IN_MEMORY(TYPE) \
508 ((unsigned HOST_WIDE_INT) int_size_in_bytes (TYPE) > (TARGET_64BIT ? 16 : 8))
510 /* Register in which address to store a structure value
511 is passed to a function. */
512 #define STRUCT_VALUE_REGNUM 28
514 /* Describe how we implement __builtin_eh_return. */
515 /* FIXME: What's a good choice for the EH data registers on TARGET_64BIT? */
516 #define EH_RETURN_DATA_REGNO(N) \
518 ? ((N) < 4 ? (N) + 4 : INVALID_REGNUM) \
519 : ((N) < 3 ? (N) + 20 : (N) == 4 ? 31 : INVALID_REGNUM))
520 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 29)
521 #define EH_RETURN_HANDLER_RTX \
522 gen_rtx_MEM (word_mode, \
523 gen_rtx_PLUS (word_mode, frame_pointer_rtx, \
524 TARGET_64BIT ? GEN_INT (-16) : GEN_INT (-20)))
527 /* Offset from the argument pointer register value to the top of
528 stack. This is different from FIRST_PARM_OFFSET because of the
530 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
532 /* The letters I, J, K, L and M in a register constraint string
533 can be used to stand for particular ranges of immediate operands.
534 This macro defines what the ranges are.
535 C is the letter, and VALUE is a constant value.
536 Return 1 if VALUE is in the range specified by C.
538 `I' is used for the 11 bit constants.
539 `J' is used for the 14 bit constants.
540 `K' is used for values that can be moved with a zdepi insn.
541 `L' is used for the 5 bit constants.
543 `N' is used for values with the least significant 11 bits equal to zero
544 and when sign extended from 32 to 64 bits the
545 value does not change.
546 `O' is used for numbers n such that n+1 is a power of 2.
549 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
550 ((C) == 'I' ? VAL_11_BITS_P (VALUE) \
551 : (C) == 'J' ? VAL_14_BITS_P (VALUE) \
552 : (C) == 'K' ? zdepi_cint_p (VALUE) \
553 : (C) == 'L' ? VAL_5_BITS_P (VALUE) \
554 : (C) == 'M' ? (VALUE) == 0 \
555 : (C) == 'N' ? (((VALUE) & (((HOST_WIDE_INT) -1 << 31) | 0x7ff)) == 0 \
556 || (((VALUE) & (((HOST_WIDE_INT) -1 << 31) | 0x7ff)) \
557 == (HOST_WIDE_INT) -1 << 31)) \
558 : (C) == 'O' ? (((VALUE) & ((VALUE) + 1)) == 0) \
559 : (C) == 'P' ? and_mask_p (VALUE) \
562 /* Similar, but for floating or large integer constants, and defining letters
563 G and H. Here VALUE is the CONST_DOUBLE rtx itself.
565 For PA, `G' is the floating-point constant zero. `H' is undefined. */
567 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
568 ((C) == 'G' ? (GET_MODE_CLASS (GET_MODE (VALUE)) == MODE_FLOAT \
569 && (VALUE) == CONST0_RTX (GET_MODE (VALUE))) \
572 /* The class value for index registers, and the one for base regs. */
573 #define INDEX_REG_CLASS GENERAL_REGS
574 #define BASE_REG_CLASS GENERAL_REGS
576 #define FP_REG_CLASS_P(CLASS) \
577 ((CLASS) == FP_REGS || (CLASS) == FPUPPER_REGS)
579 /* True if register is floating-point. */
580 #define FP_REGNO_P(N) ((N) >= FP_REG_FIRST && (N) <= FP_REG_LAST)
582 /* Given an rtx X being reloaded into a reg required to be
583 in class CLASS, return the class of reg to actually use.
584 In general this is just CLASS; but on some machines
585 in some cases it is preferable to use a more restrictive class. */
586 #define PREFERRED_RELOAD_CLASS(X,CLASS) (CLASS)
588 /* Return the register class of a scratch register needed to copy IN into
589 or out of a register in CLASS in MODE. If it can be done directly
592 Avoid doing any work for the common case calls. */
594 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
595 ((CLASS == BASE_REG_CLASS && GET_CODE (IN) == REG \
596 && REGNO (IN) < FIRST_PSEUDO_REGISTER) \
597 ? NO_REGS : secondary_reload_class (CLASS, MODE, IN))
599 /* On the PA it is not possible to directly move data between
600 GENERAL_REGS and FP_REGS. */
601 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
602 (FP_REG_CLASS_P (CLASS1) != FP_REG_CLASS_P (CLASS2))
604 /* Return the stack location to use for secondary memory needed reloads. */
605 #define SECONDARY_MEMORY_NEEDED_RTX(MODE) \
606 gen_rtx_MEM (MODE, gen_rtx_PLUS (Pmode, stack_pointer_rtx, GEN_INT (-16)))
609 /* Stack layout; function entry, exit and calling. */
611 /* Define this if pushing a word on the stack
612 makes the stack pointer a smaller address. */
613 /* #define STACK_GROWS_DOWNWARD */
615 /* Believe it or not. */
616 #define ARGS_GROW_DOWNWARD
618 /* Define this if the nominal address of the stack frame
619 is at the high-address end of the local variables;
620 that is, each additional local variable allocated
621 goes at a more negative offset in the frame. */
622 /* #define FRAME_GROWS_DOWNWARD */
624 /* Offset within stack frame to start allocating local variables at.
625 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
626 first local allocated. Otherwise, it is the offset to the BEGINNING
627 of the first local allocated. */
628 #define STARTING_FRAME_OFFSET 8
630 /* If we generate an insn to push BYTES bytes,
631 this says how many the stack pointer really advances by.
632 On the HP-PA, don't define this because there are no push insns. */
633 /* #define PUSH_ROUNDING(BYTES) */
635 /* Offset of first parameter from the argument pointer register value.
636 This value will be negated because the arguments grow down.
637 Also note that on STACK_GROWS_UPWARD machines (such as this one)
638 this is the distance from the frame pointer to the end of the first
639 argument, not it's beginning. To get the real offset of the first
640 argument, the size of the argument must be added. */
642 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_64BIT ? -64 : -32)
644 /* When a parameter is passed in a register, stack space is still
646 #define REG_PARM_STACK_SPACE(DECL) (TARGET_64BIT ? 64 : 16)
648 /* Define this if the above stack space is to be considered part of the
649 space allocated by the caller. */
650 #define OUTGOING_REG_PARM_STACK_SPACE
652 /* Keep the stack pointer constant throughout the function.
653 This is both an optimization and a necessity: longjmp
654 doesn't behave itself when the stack pointer moves within
656 #define ACCUMULATE_OUTGOING_ARGS 1
658 /* The weird HPPA calling conventions require a minimum of 48 bytes on
659 the stack: 16 bytes for register saves, and 32 bytes for magic.
660 This is the difference between the logical top of stack and the
662 #define STACK_POINTER_OFFSET \
663 (TARGET_64BIT ? -(current_function_outgoing_args_size + 16): -32)
665 #define STACK_DYNAMIC_OFFSET(FNDECL) \
667 ? (STACK_POINTER_OFFSET) \
668 : ((STACK_POINTER_OFFSET) - current_function_outgoing_args_size))
670 /* Value is 1 if returning from a function call automatically
671 pops the arguments described by the number-of-args field in the call.
672 FUNDECL is the declaration node of the function (as a tree),
673 FUNTYPE is the data type of the function (as a tree),
674 or for a library call it is an identifier node for the subroutine name. */
676 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
678 /* Define how to find the value returned by a function.
679 VALTYPE is the data type of the value (as a tree).
680 If the precise function being called is known, FUNC is its FUNCTION_DECL;
681 otherwise, FUNC is 0. */
683 /* On the HP-PA the value is found in register(s) 28(-29), unless
684 the mode is SF or DF. Then the value is returned in fr4 (32, ) */
686 /* This must perform the same promotions as PROMOTE_MODE, else
687 PROMOTE_FUNCTION_RETURN will not work correctly. */
688 #define FUNCTION_VALUE(VALTYPE, FUNC) \
689 gen_rtx_REG (((INTEGRAL_TYPE_P (VALTYPE) \
690 && TYPE_PRECISION (VALTYPE) < BITS_PER_WORD) \
691 || POINTER_TYPE_P (VALTYPE)) \
692 ? word_mode : TYPE_MODE (VALTYPE), \
693 TREE_CODE (VALTYPE) == REAL_TYPE && !TARGET_SOFT_FLOAT ? 32 : 28)
695 /* Define how to find the value returned by a library function
696 assuming the value has mode MODE. */
698 #define LIBCALL_VALUE(MODE) \
700 (! TARGET_SOFT_FLOAT \
701 && ((MODE) == SFmode || (MODE) == DFmode) ? 32 : 28))
703 /* 1 if N is a possible register number for a function value
704 as seen by the caller. */
706 #define FUNCTION_VALUE_REGNO_P(N) \
707 ((N) == 28 || (! TARGET_SOFT_FLOAT && (N) == 32))
710 /* Define a data type for recording info about an argument list
711 during the scan of that argument list. This data type should
712 hold all necessary information about the function itself
713 and about the args processed so far, enough to enable macros
714 such as FUNCTION_ARG to determine where the next arg should go.
716 On the HP-PA, this is a single integer, which is a number of words
717 of arguments scanned so far (including the invisible argument,
718 if any, which holds the structure-value-address).
719 Thus 4 or more means all following args should go on the stack. */
721 struct hppa_args {int words, nargs_prototype, indirect; };
723 #define CUMULATIVE_ARGS struct hppa_args
725 /* Initialize a variable CUM of type CUMULATIVE_ARGS
726 for a call to a function whose data type is FNTYPE.
727 For a library call, FNTYPE is 0. */
729 #define INIT_CUMULATIVE_ARGS(CUM,FNTYPE,LIBNAME,INDIRECT) \
731 (CUM).indirect = INDIRECT, \
732 (CUM).nargs_prototype = (FNTYPE && TYPE_ARG_TYPES (FNTYPE) \
733 ? (list_length (TYPE_ARG_TYPES (FNTYPE)) - 1 \
734 + (TYPE_MODE (TREE_TYPE (FNTYPE)) == BLKmode \
735 || RETURN_IN_MEMORY (TREE_TYPE (FNTYPE)))) \
740 /* Similar, but when scanning the definition of a procedure. We always
741 set NARGS_PROTOTYPE large so we never return a PARALLEL. */
743 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM,FNTYPE,IGNORE) \
745 (CUM).indirect = 0, \
746 (CUM).nargs_prototype = 1000
748 /* Figure out the size in words of the function argument. */
750 #define FUNCTION_ARG_SIZE(MODE, TYPE) \
751 ((((MODE) != BLKmode \
752 ? (HOST_WIDE_INT) GET_MODE_SIZE (MODE) \
753 : int_size_in_bytes (TYPE)) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
755 /* Update the data in CUM to advance over an argument
756 of mode MODE and data type TYPE.
757 (TYPE is null for libcalls where that information may not be available.) */
759 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
760 { (CUM).nargs_prototype--; \
761 (CUM).words += FUNCTION_ARG_SIZE(MODE, TYPE) \
762 + (((CUM).words & 01) && (TYPE) != 0 \
763 && FUNCTION_ARG_SIZE(MODE, TYPE) > 1); \
766 /* Determine where to put an argument to a function.
767 Value is zero to push the argument on the stack,
768 or a hard register in which to store the argument.
770 MODE is the argument's machine mode.
771 TYPE is the data type of the argument (as a tree).
772 This is null for libcalls where that information may
774 CUM is a variable of type CUMULATIVE_ARGS which gives info about
775 the preceding args and about the function being called.
776 NAMED is nonzero if this argument is a named parameter
777 (otherwise it is an extra parameter matching an ellipsis).
779 On the HP-PA the first four words of args are normally in registers
780 and the rest are pushed. But any arg that won't entirely fit in regs
783 Arguments passed in registers are either 1 or 2 words long.
785 The caller must make a distinction between calls to explicitly named
786 functions and calls through pointers to functions -- the conventions
787 are different! Calls through pointers to functions only use general
788 registers for the first four argument words.
790 Of course all this is different for the portable runtime model
791 HP wants everyone to use for ELF. Ugh. Here's a quick description
792 of how it's supposed to work.
794 1) callee side remains unchanged. It expects integer args to be
795 in the integer registers, float args in the float registers and
796 unnamed args in integer registers.
798 2) caller side now depends on if the function being called has
799 a prototype in scope (rather than if it's being called indirectly).
801 2a) If there is a prototype in scope, then arguments are passed
802 according to their type (ints in integer registers, floats in float
803 registers, unnamed args in integer registers.
805 2b) If there is no prototype in scope, then floating point arguments
806 are passed in both integer and float registers. egad.
808 FYI: The portable parameter passing conventions are almost exactly like
809 the standard parameter passing conventions on the RS6000. That's why
810 you'll see lots of similar code in rs6000.h. */
812 #define FUNCTION_ARG_PADDING(MODE, TYPE) function_arg_padding ((MODE), (TYPE))
814 /* Do not expect to understand this without reading it several times. I'm
815 tempted to try and simply it, but I worry about breaking something. */
817 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
818 function_arg (&CUM, MODE, TYPE, NAMED, 0)
820 #define FUNCTION_INCOMING_ARG(CUM, MODE, TYPE, NAMED) \
821 function_arg (&CUM, MODE, TYPE, NAMED, 1)
823 /* For an arg passed partly in registers and partly in memory,
824 this is the number of registers used.
825 For args passed entirely in registers or entirely in memory, zero. */
827 /* For PA32 there are never split arguments. PA64, on the other hand, can
828 pass arguments partially in registers and partially in memory. */
829 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
830 (TARGET_64BIT ? function_arg_partial_nregs (&CUM, MODE, TYPE, NAMED) : 0)
832 /* If defined, a C expression that gives the alignment boundary, in
833 bits, of an argument with the specified mode and type. If it is
834 not defined, `PARM_BOUNDARY' is used for all arguments. */
836 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
838 ? ((integer_zerop (TYPE_SIZE (TYPE)) \
839 || ! TREE_CONSTANT (TYPE_SIZE (TYPE))) \
841 : (((int_size_in_bytes (TYPE)) + UNITS_PER_WORD - 1) \
842 / UNITS_PER_WORD) * BITS_PER_WORD) \
843 : ((GET_MODE_ALIGNMENT(MODE) <= PARM_BOUNDARY) \
844 ? PARM_BOUNDARY : GET_MODE_ALIGNMENT(MODE)))
846 /* Arguments larger than eight bytes are passed by invisible reference */
848 /* PA64 does not pass anything by invisible reference. */
849 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
852 : (((TYPE) && int_size_in_bytes (TYPE) > 8) \
853 || ((MODE) && GET_MODE_SIZE (MODE) > 8)))
855 /* PA64 does not pass anything by invisible reference.
856 This should be undef'ed for 64bit, but we'll see if this works. The
857 problem is that we can't test TARGET_64BIT from the preprocessor. */
858 #define FUNCTION_ARG_CALLEE_COPIES(CUM, MODE, TYPE, NAMED) \
861 : (((TYPE) && int_size_in_bytes (TYPE) > 8) \
862 || ((MODE) && GET_MODE_SIZE (MODE) > 8)))
865 extern struct rtx_def *hppa_compare_op0, *hppa_compare_op1;
866 extern enum cmp_type hppa_branch_type;
868 #define ASM_OUTPUT_MI_THUNK(FILE, THUNK_FNDECL, DELTA, FUNCTION) \
869 { const char *target_name = XSTR (XEXP (DECL_RTL (FUNCTION), 0), 0); \
870 static unsigned int current_thunk_number; \
873 ASM_GENERATE_INTERNAL_LABEL (label, "LTHN", current_thunk_number); \
874 STRIP_NAME_ENCODING (lab, label); \
875 STRIP_NAME_ENCODING (target_name, target_name); \
876 /* FIXME: total_code_bytes is not handled correctly in files with \
878 pa_output_function_prologue (FILE, 0); \
879 if (VAL_14_BITS_P (DELTA)) \
881 if (! TARGET_64BIT && ! TARGET_PORTABLE_RUNTIME && flag_pic) \
883 fprintf (FILE, "\taddil LT%%%s,%%r19\n", lab); \
884 fprintf (FILE, "\tldw RT%%%s(%%r1),%%r22\n", lab); \
885 fprintf (FILE, "\tldw 0(%%sr0,%%r22),%%r22\n"); \
886 fprintf (FILE, "\tbb,>=,n %%r22,30,.+16\n"); \
887 fprintf (FILE, "\tdepi 0,31,2,%%r22\n"); \
888 fprintf (FILE, "\tldw 4(%%sr0,%%r22),%%r19\n"); \
889 fprintf (FILE, "\tldw 0(%%sr0,%%r22),%%r22\n"); \
890 fprintf (FILE, "\tldsid (%%sr0,%%r22),%%r1\n\tmtsp %%r1,%%sr0\n"); \
891 fprintf (FILE, "\tbe 0(%%sr0,%%r22)\n\tldo "); \
892 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, DELTA); \
893 fprintf (FILE, "(%%r26),%%r26\n"); \
897 fprintf (FILE, "\tb %s\n\tldo ", target_name); \
898 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, DELTA); \
899 fprintf (FILE, "(%%r26),%%r26\n"); \
904 if (! TARGET_64BIT && ! TARGET_PORTABLE_RUNTIME && flag_pic) \
906 fprintf (FILE, "\taddil L%%"); \
907 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, DELTA); \
908 fprintf (FILE, ",%%r26\n\tldo R%%"); \
909 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, DELTA); \
910 fprintf (FILE, "(%%r1),%%r26\n"); \
911 fprintf (FILE, "\taddil LT%%%s,%%r19\n", lab); \
912 fprintf (FILE, "\tldw RT%%%s(%%r1),%%r22\n", lab); \
913 fprintf (FILE, "\tldw 0(%%sr0,%%r22),%%r22\n"); \
914 fprintf (FILE, "\tbb,>=,n %%r22,30,.+16\n"); \
915 fprintf (FILE, "\tdepi 0,31,2,%%r22\n"); \
916 fprintf (FILE, "\tldw 4(%%sr0,%%r22),%%r19\n"); \
917 fprintf (FILE, "\tldw 0(%%sr0,%%r22),%%r22\n"); \
918 fprintf (FILE, "\tldsid (%%sr0,%%r22),%%r1\n\tmtsp %%r1,%%sr0\n"); \
919 fprintf (FILE, "\tbe,n 0(%%sr0,%%r22)\n"); \
923 fprintf (FILE, "\taddil L%%"); \
924 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, DELTA); \
925 fprintf (FILE, ",%%r26\n\tb %s\n\tldo R%%", target_name); \
926 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, DELTA); \
927 fprintf (FILE, "(%%r1),%%r26\n"); \
930 fprintf (FILE, "\t.EXIT\n\t.PROCEND\n"); \
931 if (! TARGET_64BIT && ! TARGET_PORTABLE_RUNTIME && flag_pic) \
934 fprintf (FILE, "\t.align 4\n"); \
935 ASM_OUTPUT_INTERNAL_LABEL (FILE, "LTHN", current_thunk_number); \
936 fprintf (FILE, "\t.word P%%%s\n", target_name); \
937 function_section (THUNK_FNDECL); \
939 current_thunk_number++; \
942 /* On HPPA, we emit profiling code as rtl via PROFILE_HOOK rather than
943 as assembly via FUNCTION_PROFILER. Just output a local label.
944 We can't use the function label because the GAS SOM target can't
945 handle the difference of a global symbol and a local symbol. */
947 #ifndef FUNC_BEGIN_PROLOG_LABEL
948 #define FUNC_BEGIN_PROLOG_LABEL "LFBP"
951 #define FUNCTION_PROFILER(FILE, LABEL) \
952 ASM_OUTPUT_INTERNAL_LABEL (FILE, FUNC_BEGIN_PROLOG_LABEL, LABEL)
954 #define PROFILE_HOOK(label_no) hppa_profile_hook (label_no)
955 void hppa_profile_hook PARAMS ((int label_no));
957 /* The profile counter if emitted must come before the prologue. */
958 #define PROFILE_BEFORE_PROLOGUE 1
960 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
961 the stack pointer does not matter. The value is tested only in
962 functions that have frame pointers.
963 No definition is equivalent to always zero. */
965 extern int may_call_alloca;
967 #define EXIT_IGNORE_STACK \
968 (get_frame_size () != 0 \
969 || current_function_calls_alloca || current_function_outgoing_args_size)
971 /* Output assembler code for a block containing the constant parts
972 of a trampoline, leaving space for the variable parts.\
974 The trampoline sets the static chain pointer to STATIC_CHAIN_REGNUM
975 and then branches to the specified routine.
977 This code template is copied from text segment to stack location
978 and then patched with INITIALIZE_TRAMPOLINE to contain
979 valid values, and then entered as a subroutine.
981 It is best to keep this as small as possible to avoid having to
982 flush multiple lines in the cache. */
984 #define TRAMPOLINE_TEMPLATE(FILE) \
986 if (! TARGET_64BIT) \
988 fputs ("\tldw 36(%r22),%r21\n", FILE); \
989 fputs ("\tbb,>=,n %r21,30,.+16\n", FILE); \
990 if (ASSEMBLER_DIALECT == 0) \
991 fputs ("\tdepi 0,31,2,%r21\n", FILE); \
993 fputs ("\tdepwi 0,31,2,%r21\n", FILE); \
994 fputs ("\tldw 4(%r21),%r19\n", FILE); \
995 fputs ("\tldw 0(%r21),%r21\n", FILE); \
996 fputs ("\tldsid (%r21),%r1\n", FILE); \
997 fputs ("\tmtsp %r1,%sr0\n", FILE); \
998 fputs ("\tbe 0(%sr0,%r21)\n", FILE); \
999 fputs ("\tldw 40(%r22),%r29\n", FILE); \
1000 fputs ("\t.word 0\n", FILE); \
1001 fputs ("\t.word 0\n", FILE); \
1002 fputs ("\t.word 0\n", FILE); \
1003 fputs ("\t.word 0\n", FILE); \
1007 fputs ("\t.dword 0\n", FILE); \
1008 fputs ("\t.dword 0\n", FILE); \
1009 fputs ("\t.dword 0\n", FILE); \
1010 fputs ("\t.dword 0\n", FILE); \
1011 fputs ("\tmfia %r31\n", FILE); \
1012 fputs ("\tldd 24(%r31),%r1\n", FILE); \
1013 fputs ("\tldd 24(%r1),%r27\n", FILE); \
1014 fputs ("\tldd 16(%r1),%r1\n", FILE); \
1015 fputs ("\tbve (%r1)\n", FILE); \
1016 fputs ("\tldd 32(%r31),%r31\n", FILE); \
1017 fputs ("\t.dword 0 ; fptr\n", FILE); \
1018 fputs ("\t.dword 0 ; static link\n", FILE); \
1022 /* Length in units of the trampoline for entering a nested function.
1024 Flush the cache entries corresponding to the first and last addresses
1025 of the trampoline. This is necessary as the trampoline may cross two
1028 If the code part of the trampoline ever grows to > 32 bytes, then it
1029 will become necessary to hack on the cacheflush pattern in pa.md. */
1031 #define TRAMPOLINE_SIZE (TARGET_64BIT ? 72 : 52)
1033 /* Emit RTL insns to initialize the variable parts of a trampoline.
1034 FNADDR is an RTX for the address of the function's pure code.
1035 CXT is an RTX for the static chain value for the function.
1037 Move the function address to the trampoline template at offset 36.
1038 Move the static chain value to trampoline template at offset 40.
1039 Move the trampoline address to trampoline template at offset 44.
1040 Move r19 to trampoline template at offset 48. The latter two
1041 words create a plabel for the indirect call to the trampoline. */
1043 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1045 if (! TARGET_64BIT) \
1047 rtx start_addr, end_addr; \
1049 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 36)); \
1050 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (FNADDR)); \
1051 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 40)); \
1052 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (CXT)); \
1053 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 44)); \
1054 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (TRAMP)); \
1055 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 48)); \
1056 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), \
1057 gen_rtx_REG (Pmode, 19)); \
1058 /* fdc and fic only use registers for the address to flush, \
1059 they do not accept integer displacements. */ \
1060 start_addr = force_reg (Pmode, (TRAMP)); \
1061 end_addr = force_reg (Pmode, plus_constant ((TRAMP), 32)); \
1062 emit_insn (gen_dcacheflush (start_addr, end_addr)); \
1063 end_addr = force_reg (Pmode, plus_constant (start_addr, 32)); \
1064 emit_insn (gen_icacheflush (start_addr, end_addr, start_addr, \
1065 gen_reg_rtx (Pmode), gen_reg_rtx (Pmode)));\
1069 rtx start_addr, end_addr; \
1071 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 56)); \
1072 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (FNADDR)); \
1073 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 64)); \
1074 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (CXT)); \
1075 /* Create a fat pointer for the trampoline. */ \
1076 end_addr = force_reg (Pmode, plus_constant ((TRAMP), 32)); \
1077 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 16)); \
1078 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), end_addr); \
1079 end_addr = gen_rtx_REG (Pmode, 27); \
1080 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 24)); \
1081 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), end_addr); \
1082 /* fdc and fic only use registers for the address to flush, \
1083 they do not accept integer displacements. */ \
1084 start_addr = force_reg (Pmode, (TRAMP)); \
1085 end_addr = force_reg (Pmode, plus_constant ((TRAMP), 32)); \
1086 emit_insn (gen_dcacheflush (start_addr, end_addr)); \
1087 end_addr = force_reg (Pmode, plus_constant (start_addr, 32)); \
1088 emit_insn (gen_icacheflush (start_addr, end_addr, start_addr, \
1089 gen_reg_rtx (Pmode), gen_reg_rtx (Pmode)));\
1093 /* Perform any machine-specific adjustment in the address of the trampoline.
1094 ADDR contains the address that was passed to INITIALIZE_TRAMPOLINE.
1095 Adjust the trampoline address to point to the plabel at offset 44. */
1097 #define TRAMPOLINE_ADJUST_ADDRESS(ADDR) \
1098 if (!TARGET_64BIT) (ADDR) = memory_address (Pmode, plus_constant ((ADDR), 46))
1100 /* Emit code for a call to builtin_saveregs. We must emit USE insns which
1101 reference the 4 integer arg registers and 4 fp arg registers.
1102 Ordinarily they are not call used registers, but they are for
1103 _builtin_saveregs, so we must make this explicit. */
1105 #define EXPAND_BUILTIN_SAVEREGS() hppa_builtin_saveregs ()
1107 /* Implement `va_start' for varargs and stdarg. */
1109 #define EXPAND_BUILTIN_VA_START(stdarg, valist, nextarg) \
1110 hppa_va_start (stdarg, valist, nextarg)
1112 /* Implement `va_arg'. */
1114 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1115 hppa_va_arg (valist, type)
1117 /* Addressing modes, and classification of registers for them.
1119 Using autoincrement addressing modes on PA8000 class machines is
1122 #define HAVE_POST_INCREMENT (pa_cpu < PROCESSOR_8000)
1123 #define HAVE_POST_DECREMENT (pa_cpu < PROCESSOR_8000)
1125 #define HAVE_PRE_DECREMENT (pa_cpu < PROCESSOR_8000)
1126 #define HAVE_PRE_INCREMENT (pa_cpu < PROCESSOR_8000)
1128 /* Macros to check register numbers against specific register classes. */
1130 /* These assume that REGNO is a hard or pseudo reg number.
1131 They give nonzero only if REGNO is a hard reg of the suitable class
1132 or a pseudo reg currently allocated to a suitable hard reg.
1133 Since they use reg_renumber, they are safe only once reg_renumber
1134 has been allocated, which happens in local-alloc.c. */
1136 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1137 ((REGNO) && ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32))
1138 #define REGNO_OK_FOR_BASE_P(REGNO) \
1139 ((REGNO) && ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32))
1140 #define REGNO_OK_FOR_FP_P(REGNO) \
1141 (FP_REGNO_P (REGNO) || FP_REGNO_P (reg_renumber[REGNO]))
1143 /* Now macros that check whether X is a register and also,
1144 strictly, whether it is in a specified class.
1146 These macros are specific to the HP-PA, and may be used only
1147 in code for printing assembler insns and in conditions for
1148 define_optimization. */
1150 /* 1 if X is an fp register. */
1152 #define FP_REG_P(X) (REG_P (X) && REGNO_OK_FOR_FP_P (REGNO (X)))
1154 /* Maximum number of registers that can appear in a valid memory address. */
1156 #define MAX_REGS_PER_ADDRESS 2
1158 /* Recognize any constant value that is a valid address except
1159 for symbolic addresses. We get better CSE by rejecting them
1160 here and allowing hppa_legitimize_address to break them up. We
1161 use most of the constants accepted by CONSTANT_P, except CONST_DOUBLE. */
1163 #define CONSTANT_ADDRESS_P(X) \
1164 ((GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1165 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
1166 || GET_CODE (X) == HIGH) \
1167 && (reload_in_progress || reload_completed || ! symbolic_expression_p (X)))
1169 /* Include all constant integers and constant doubles, but not
1170 floating-point, except for floating-point zero.
1172 Reject LABEL_REFs if we're not using gas or the new HP assembler.
1174 ?!? For now also reject CONST_DOUBLES in 64bit mode. This will need
1176 #ifndef NEW_HP_ASSEMBLER
1177 #define NEW_HP_ASSEMBLER 0
1179 #define LEGITIMATE_CONSTANT_P(X) \
1180 ((GET_MODE_CLASS (GET_MODE (X)) != MODE_FLOAT \
1181 || (X) == CONST0_RTX (GET_MODE (X))) \
1182 && (NEW_HP_ASSEMBLER || TARGET_GAS || GET_CODE (X) != LABEL_REF) \
1183 && !(TARGET_64BIT && GET_CODE (X) == CONST_DOUBLE) \
1184 && !(TARGET_64BIT && GET_CODE (X) == CONST_INT \
1185 && !(HOST_BITS_PER_WIDE_INT <= 32 \
1186 || (INTVAL (X) >= (HOST_WIDE_INT) -32 << 31 \
1187 && INTVAL (X) < (HOST_WIDE_INT) 32 << 31) \
1188 || cint_ok_for_move (INTVAL (X)))) \
1189 && !function_label_operand (X, VOIDmode))
1191 /* Subroutine for EXTRA_CONSTRAINT.
1193 Return 1 iff OP is a pseudo which did not get a hard register and
1194 we are running the reload pass. */
1196 #define IS_RELOADING_PSEUDO_P(OP) \
1197 ((reload_in_progress \
1198 && GET_CODE (OP) == REG \
1199 && REGNO (OP) >= FIRST_PSEUDO_REGISTER \
1200 && reg_renumber [REGNO (OP)] < 0))
1202 /* Optional extra constraints for this machine. Borrowed from sparc.h.
1204 For the HPPA, `Q' means that this is a memory operand but not a
1205 symbolic memory operand. Note that an unassigned pseudo register
1206 is such a memory operand. Needed because reload will generate
1207 these things in insns and then not re-recognize the insns, causing
1208 constrain_operands to fail.
1210 `R' is used for scaled indexed addresses.
1212 `S' is the constant 31.
1214 `T' is for fp loads and stores. */
1215 #define EXTRA_CONSTRAINT(OP, C) \
1217 (IS_RELOADING_PSEUDO_P (OP) \
1218 || (GET_CODE (OP) == MEM \
1219 && (memory_address_p (GET_MODE (OP), XEXP (OP, 0))\
1220 || reload_in_progress) \
1221 && ! symbolic_memory_operand (OP, VOIDmode) \
1222 && !(GET_CODE (XEXP (OP, 0)) == PLUS \
1223 && (GET_CODE (XEXP (XEXP (OP, 0), 0)) == MULT\
1224 || GET_CODE (XEXP (XEXP (OP, 0), 1)) == MULT))))\
1226 (GET_CODE (OP) == MEM \
1227 && GET_CODE (XEXP (OP, 0)) == PLUS \
1228 && (GET_CODE (XEXP (XEXP (OP, 0), 0)) == MULT \
1229 || GET_CODE (XEXP (XEXP (OP, 0), 1)) == MULT) \
1230 && (move_operand (OP, GET_MODE (OP)) \
1231 || memory_address_p (GET_MODE (OP), XEXP (OP, 0))\
1232 || reload_in_progress)) \
1234 (GET_CODE (OP) == MEM \
1235 /* Using DFmode forces only short displacements \
1236 to be recognized as valid in reg+d addresses. \
1237 However, this is not necessary for PA2.0 since\
1238 it has long FP loads/stores. */ \
1239 && memory_address_p ((TARGET_PA_20 \
1243 && GET_CODE (XEXP (OP, 0)) != LO_SUM \
1244 && !(GET_CODE (XEXP (OP, 0)) == PLUS \
1245 && (GET_CODE (XEXP (XEXP (OP, 0), 0)) == MULT\
1246 || GET_CODE (XEXP (XEXP (OP, 0), 1)) == MULT)))\
1248 (GET_CODE (OP) == CONST_INT && INTVAL (OP) == 63) \
1250 (GET_CODE (OP) == MEM \
1251 && GET_CODE (XEXP (OP, 0)) == LO_SUM \
1252 && GET_CODE (XEXP (XEXP (OP, 0), 0)) == REG \
1253 && REG_OK_FOR_BASE_P (XEXP (XEXP (OP, 0), 0)) \
1254 && GET_CODE (XEXP (XEXP (OP, 0), 1)) == UNSPEC \
1255 && GET_MODE (XEXP (OP, 0)) == Pmode) \
1257 (GET_CODE (OP) == CONST_INT && INTVAL (OP) == 31) : 0))))))
1260 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1261 and check its validity for a certain class.
1262 We have two alternate definitions for each of them.
1263 The usual definition accepts all pseudo regs; the other rejects
1264 them unless they have been allocated suitable hard regs.
1265 The symbol REG_OK_STRICT causes the latter definition to be used.
1267 Most source files want to accept pseudo regs in the hope that
1268 they will get allocated to the class that the insn wants them to be in.
1269 Source files for reload pass need to be strict.
1270 After reload, it makes no difference, since pseudo regs have
1271 been eliminated by then. */
1273 #ifndef REG_OK_STRICT
1275 /* Nonzero if X is a hard reg that can be used as an index
1276 or if it is a pseudo reg. */
1277 #define REG_OK_FOR_INDEX_P(X) \
1278 (REGNO (X) && (REGNO (X) < 32 || REGNO (X) >= FIRST_PSEUDO_REGISTER))
1279 /* Nonzero if X is a hard reg that can be used as a base reg
1280 or if it is a pseudo reg. */
1281 #define REG_OK_FOR_BASE_P(X) \
1282 (REGNO (X) && (REGNO (X) < 32 || REGNO (X) >= FIRST_PSEUDO_REGISTER))
1286 /* Nonzero if X is a hard reg that can be used as an index. */
1287 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1288 /* Nonzero if X is a hard reg that can be used as a base reg. */
1289 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1293 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1294 that is a valid memory address for an instruction.
1295 The MODE argument is the machine mode for the MEM expression
1296 that wants to use this address.
1298 On the HP-PA, the actual legitimate addresses must be
1299 REG+REG, REG+(REG*SCALE) or REG+SMALLINT.
1300 But we can treat a SYMBOL_REF as legitimate if it is part of this
1301 function's constant-pool, because such addresses can actually
1302 be output as REG+SMALLINT.
1304 Note we only allow 5 bit immediates for access to a constant address;
1305 doing so avoids losing for loading/storing a FP register at an address
1306 which will not fit in 5 bits. */
1308 #define VAL_5_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x10 < 0x20)
1309 #define INT_5_BITS(X) VAL_5_BITS_P (INTVAL (X))
1311 #define VAL_U5_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) < 0x20)
1312 #define INT_U5_BITS(X) VAL_U5_BITS_P (INTVAL (X))
1314 #define VAL_11_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x400 < 0x800)
1315 #define INT_11_BITS(X) VAL_11_BITS_P (INTVAL (X))
1317 #define VAL_14_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x2000 < 0x4000)
1318 #define INT_14_BITS(X) VAL_14_BITS_P (INTVAL (X))
1320 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1322 if ((REG_P (X) && REG_OK_FOR_BASE_P (X)) \
1323 || ((GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC \
1324 || GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC) \
1325 && REG_P (XEXP (X, 0)) \
1326 && REG_OK_FOR_BASE_P (XEXP (X, 0)))) \
1328 else if (GET_CODE (X) == PLUS) \
1330 rtx base = 0, index = 0; \
1331 if (REG_P (XEXP (X, 0)) \
1332 && REG_OK_FOR_BASE_P (XEXP (X, 0))) \
1333 base = XEXP (X, 0), index = XEXP (X, 1); \
1334 else if (REG_P (XEXP (X, 1)) \
1335 && REG_OK_FOR_BASE_P (XEXP (X, 1))) \
1336 base = XEXP (X, 1), index = XEXP (X, 0); \
1338 if (GET_CODE (index) == CONST_INT \
1339 && ((INT_14_BITS (index) \
1340 && (TARGET_SOFT_FLOAT \
1342 && ((MODE == SFmode \
1343 && (INTVAL (index) % 4) == 0)\
1344 || (MODE == DFmode \
1345 && (INTVAL (index) % 8) == 0)))\
1346 || ((MODE) != SFmode && (MODE) != DFmode))) \
1347 || INT_5_BITS (index))) \
1349 if (! TARGET_SOFT_FLOAT \
1350 && ! TARGET_DISABLE_INDEXING \
1352 && ((MODE) == SFmode || (MODE) == DFmode) \
1353 && GET_CODE (index) == MULT \
1354 && GET_CODE (XEXP (index, 0)) == REG \
1355 && REG_OK_FOR_BASE_P (XEXP (index, 0)) \
1356 && GET_CODE (XEXP (index, 1)) == CONST_INT \
1357 && INTVAL (XEXP (index, 1)) == ((MODE) == SFmode ? 4 : 8))\
1360 else if (GET_CODE (X) == LO_SUM \
1361 && GET_CODE (XEXP (X, 0)) == REG \
1362 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
1363 && CONSTANT_P (XEXP (X, 1)) \
1364 && (TARGET_SOFT_FLOAT \
1365 /* We can allow symbolic LO_SUM addresses\
1368 && GET_CODE (XEXP (X, 1)) != CONST_INT)\
1369 || ((MODE) != SFmode \
1370 && (MODE) != DFmode))) \
1372 else if (GET_CODE (X) == LO_SUM \
1373 && GET_CODE (XEXP (X, 0)) == SUBREG \
1374 && GET_CODE (SUBREG_REG (XEXP (X, 0))) == REG\
1375 && REG_OK_FOR_BASE_P (SUBREG_REG (XEXP (X, 0)))\
1376 && CONSTANT_P (XEXP (X, 1)) \
1377 && (TARGET_SOFT_FLOAT \
1378 /* We can allow symbolic LO_SUM addresses\
1381 && GET_CODE (XEXP (X, 1)) != CONST_INT)\
1382 || ((MODE) != SFmode \
1383 && (MODE) != DFmode))) \
1385 else if (GET_CODE (X) == LABEL_REF \
1386 || (GET_CODE (X) == CONST_INT \
1387 && INT_5_BITS (X))) \
1389 /* Needed for -fPIC */ \
1390 else if (GET_CODE (X) == LO_SUM \
1391 && GET_CODE (XEXP (X, 0)) == REG \
1392 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
1393 && GET_CODE (XEXP (X, 1)) == UNSPEC \
1394 && (TARGET_SOFT_FLOAT \
1396 || ((MODE) != SFmode \
1397 && (MODE) != DFmode))) \
1401 /* Look for machine dependent ways to make the invalid address AD a
1404 For the PA, transform:
1406 memory(X + <large int>)
1410 if (<large int> & mask) >= 16
1411 Y = (<large int> & ~mask) + mask + 1 Round up.
1413 Y = (<large int> & ~mask) Round down.
1415 memory (Z + (<large int> - Y));
1417 This makes reload inheritance and reload_cse work better since Z
1420 There may be more opportunities to improve code with this hook. */
1421 #define LEGITIMIZE_RELOAD_ADDRESS(AD, MODE, OPNUM, TYPE, IND, WIN) \
1423 int offset, newoffset, mask; \
1424 rtx new, temp = NULL_RTX; \
1426 mask = (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1427 ? (TARGET_PA_20 ? 0x3fff : 0x1f) : 0x3fff); \
1430 && GET_CODE (AD) == PLUS) \
1431 temp = simplify_binary_operation (PLUS, Pmode, \
1432 XEXP (AD, 0), XEXP (AD, 1)); \
1434 new = temp ? temp : AD; \
1437 && GET_CODE (new) == PLUS \
1438 && GET_CODE (XEXP (new, 0)) == REG \
1439 && GET_CODE (XEXP (new, 1)) == CONST_INT) \
1441 offset = INTVAL (XEXP ((new), 1)); \
1443 /* Choose rounding direction. Round up if we are >= halfway. */ \
1444 if ((offset & mask) >= ((mask + 1) / 2)) \
1445 newoffset = (offset & ~mask) + mask + 1; \
1447 newoffset = offset & ~mask; \
1449 if (newoffset != 0 \
1450 && VAL_14_BITS_P (newoffset)) \
1453 temp = gen_rtx_PLUS (Pmode, XEXP (new, 0), \
1454 GEN_INT (newoffset)); \
1455 AD = gen_rtx_PLUS (Pmode, temp, GEN_INT (offset - newoffset));\
1456 push_reload (XEXP (AD, 0), 0, &XEXP (AD, 0), 0, \
1457 BASE_REG_CLASS, Pmode, VOIDmode, 0, 0, \
1467 /* Try machine-dependent ways of modifying an illegitimate address
1468 to be legitimate. If we find one, return the new, valid address.
1469 This macro is used in only one place: `memory_address' in explow.c.
1471 OLDX is the address as it was before break_out_memory_refs was called.
1472 In some cases it is useful to look at this to decide what needs to be done.
1474 MODE and WIN are passed so that this macro can use
1475 GO_IF_LEGITIMATE_ADDRESS.
1477 It is always safe for this macro to do nothing. It exists to recognize
1478 opportunities to optimize the output. */
1480 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
1481 { rtx orig_x = (X); \
1482 (X) = hppa_legitimize_address (X, OLDX, MODE); \
1483 if ((X) != orig_x && memory_address_p (MODE, X)) \
1486 /* Go to LABEL if ADDR (a legitimate address expression)
1487 has an effect that depends on the machine mode it is used for. */
1489 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1490 if (GET_CODE (ADDR) == PRE_DEC \
1491 || GET_CODE (ADDR) == POST_DEC \
1492 || GET_CODE (ADDR) == PRE_INC \
1493 || GET_CODE (ADDR) == POST_INC) \
1496 /* Arghh. The hpux10 linker chokes if we have a reference to symbols
1497 in a readonly data section when the symbol is defined in a shared
1498 library. Since we can't know at compile time if a symbol will be
1499 satisfied by a shared library or main program we put any symbolic
1500 constant into the normal data section. */
1501 #define SELECT_RTX_SECTION(MODE,RTX,ALIGN) \
1502 if (symbolic_operand (RTX, MODE)) \
1505 readonly_data_section ();
1507 /* On hpux10, the linker will give an error if we have a reference
1508 in the read-only data section to a symbol defined in a shared
1509 library. Therefore, expressions that might require a reloc can
1510 not be placed in the read-only data section. */
1511 #define SELECT_SECTION(EXP,RELOC,ALIGN) \
1512 if (TREE_CODE (EXP) == VAR_DECL \
1513 && TREE_READONLY (EXP) \
1514 && !TREE_THIS_VOLATILE (EXP) \
1515 && DECL_INITIAL (EXP) \
1516 && (DECL_INITIAL (EXP) == error_mark_node \
1517 || TREE_CONSTANT (DECL_INITIAL (EXP))) \
1519 readonly_data_section (); \
1520 else if (TREE_CODE_CLASS (TREE_CODE (EXP)) == 'c' \
1521 && !(TREE_CODE (EXP) == STRING_CST && flag_writable_strings) \
1523 readonly_data_section (); \
1527 /* Define this macro if references to a symbol must be treated
1528 differently depending on something about the variable or
1529 function named by the symbol (such as what section it is in).
1531 The macro definition, if any, is executed immediately after the
1532 rtl for DECL or other node is created.
1533 The value of the rtl will be a `mem' whose address is a
1536 The usual thing for this macro to do is to a flag in the
1537 `symbol_ref' (such as `SYMBOL_REF_FLAG') or to store a modified
1538 name string in the `symbol_ref' (if one bit is not enough
1541 On the HP-PA we use this to indicate if a symbol is in text or
1542 data space. Also, function labels need special treatment. */
1544 #define TEXT_SPACE_P(DECL)\
1545 (TREE_CODE (DECL) == FUNCTION_DECL \
1546 || (TREE_CODE (DECL) == VAR_DECL \
1547 && TREE_READONLY (DECL) && ! TREE_SIDE_EFFECTS (DECL) \
1548 && (! DECL_INITIAL (DECL) || ! reloc_needed (DECL_INITIAL (DECL))) \
1550 || (TREE_CODE_CLASS (TREE_CODE (DECL)) == 'c' \
1551 && !(TREE_CODE (DECL) == STRING_CST && flag_writable_strings)))
1553 #define FUNCTION_NAME_P(NAME) (*(NAME) == '@')
1555 #define ENCODE_SECTION_INFO(DECL, FIRST) \
1557 { if (FIRST && TEXT_SPACE_P (DECL)) \
1559 if (TREE_CODE (DECL) == FUNCTION_DECL \
1560 || TREE_CODE (DECL) == VAR_DECL) \
1561 _rtl = DECL_RTL (DECL); \
1563 _rtl = TREE_CST_RTL (DECL); \
1564 SYMBOL_REF_FLAG (XEXP (_rtl, 0)) = 1; \
1565 if (TREE_CODE (DECL) == FUNCTION_DECL) \
1566 hppa_encode_label (XEXP (DECL_RTL (DECL), 0));\
1571 /* Store the user-specified part of SYMBOL_NAME in VAR.
1572 This is sort of inverse to ENCODE_SECTION_INFO. */
1574 #define STRIP_NAME_ENCODING(VAR,SYMBOL_NAME) \
1575 (VAR) = ((SYMBOL_NAME) \
1576 + (*(SYMBOL_NAME) == '*' || *(SYMBOL_NAME) == '@'))
1578 /* Specify the machine mode that this machine uses
1579 for the index in the tablejump instruction. */
1580 #define CASE_VECTOR_MODE (TARGET_BIG_SWITCH ? TImode : DImode)
1582 /* Jump tables must be 32 bit aligned, no matter the size of the element. */
1583 #define ADDR_VEC_ALIGN(ADDR_VEC) 2
1585 /* Define this as 1 if `char' should by default be signed; else as 0. */
1586 #define DEFAULT_SIGNED_CHAR 1
1588 /* Max number of bytes we can move from memory to memory
1589 in one reasonably fast instruction. */
1592 /* Higher than the default as we prefer to use simple move insns
1593 (better scheduling and delay slot filling) and because our
1594 built-in block move is really a 2X unrolled loop.
1596 Believe it or not, this has to be big enough to allow for copying all
1597 arguments passed in registers to avoid infinite recursion during argument
1598 setup for a function call. Why? Consider how we copy the stack slots
1599 reserved for parameters when they may be trashed by a call. */
1600 #define MOVE_RATIO (TARGET_64BIT ? 8 : 4)
1602 /* Define if operations between registers always perform the operation
1603 on the full register even if a narrower mode is specified. */
1604 #define WORD_REGISTER_OPERATIONS
1606 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1607 will either zero-extend or sign-extend. The value of this macro should
1608 be the code that says which one of the two operations is implicitly
1609 done, NIL if none. */
1610 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1612 /* Nonzero if access to memory by bytes is slow and undesirable. */
1613 #define SLOW_BYTE_ACCESS 1
1615 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1616 is done just by pretending it is already truncated. */
1617 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1619 /* We assume that the store-condition-codes instructions store 0 for false
1620 and some other value for true. This is the value stored for true. */
1622 #define STORE_FLAG_VALUE 1
1624 /* When a prototype says `char' or `short', really pass an `int'. */
1625 #define PROMOTE_PROTOTYPES 1
1626 #define PROMOTE_FUNCTION_RETURN 1
1628 /* Specify the machine mode that pointers have.
1629 After generation of rtl, the compiler makes no further distinction
1630 between pointers and any other objects of this machine mode. */
1631 #define Pmode word_mode
1633 /* Add any extra modes needed to represent the condition code.
1635 HPPA floating comparisons produce condition codes. */
1636 #define EXTRA_CC_MODES CC(CCFPmode, "CCFP")
1638 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
1639 return the mode to be used for the comparison. For floating-point, CCFPmode
1640 should be used. CC_NOOVmode should be used when the first operand is a
1641 PLUS, MINUS, or NEG. CCmode should be used when no special processing is
1643 #define SELECT_CC_MODE(OP,X,Y) \
1644 (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT ? CCFPmode : CCmode) \
1646 /* A function address in a call instruction
1647 is a byte address (for indexing purposes)
1648 so give the MEM rtx a byte's mode. */
1649 #define FUNCTION_MODE SImode
1651 /* Define this if addresses of constant functions
1652 shouldn't be put through pseudo regs where they can be cse'd.
1653 Desirable on machines where ordinary constants are expensive
1654 but a CALL with constant address is cheap. */
1655 #define NO_FUNCTION_CSE
1657 /* Define this to be nonzero if shift instructions ignore all but the low-order
1659 #define SHIFT_COUNT_TRUNCATED 1
1661 /* Compute the cost of computing a constant rtl expression RTX
1662 whose rtx-code is CODE. The body of this macro is a portion
1663 of a switch statement. If the code is computed here,
1664 return it with a return statement. Otherwise, break from the switch. */
1666 #define CONST_COSTS(RTX,CODE,OUTER_CODE) \
1668 if (INTVAL (RTX) == 0) return 0; \
1669 if (INT_14_BITS (RTX)) return 1; \
1676 case CONST_DOUBLE: \
1677 if ((RTX == CONST0_RTX (DFmode) || RTX == CONST0_RTX (SFmode)) \
1678 && OUTER_CODE != SET) \
1683 #define ADDRESS_COST(RTX) \
1684 (GET_CODE (RTX) == REG ? 1 : hppa_address_cost (RTX))
1686 /* Compute extra cost of moving data between one register class
1689 Make moves from SAR so expensive they should never happen. We used to
1690 have 0xffff here, but that generates overflow in rare cases.
1692 Copies involving a FP register and a non-FP register are relatively
1693 expensive because they must go through memory.
1695 Other copies are reasonably cheap. */
1696 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
1697 (CLASS1 == SHIFT_REGS ? 0x100 \
1698 : FP_REG_CLASS_P (CLASS1) && ! FP_REG_CLASS_P (CLASS2) ? 16 \
1699 : FP_REG_CLASS_P (CLASS2) && ! FP_REG_CLASS_P (CLASS1) ? 16 \
1703 /* Provide the costs of a rtl expression. This is in the body of a
1704 switch on CODE. The purpose for the cost of MULT is to encourage
1705 `synth_mult' to find a synthetic multiply when reasonable. */
1707 #define RTX_COSTS(X,CODE,OUTER_CODE) \
1709 if (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT) \
1710 return COSTS_N_INSNS (3); \
1711 return (TARGET_PA_11 && ! TARGET_DISABLE_FPREGS && ! TARGET_SOFT_FLOAT) \
1712 ? COSTS_N_INSNS (8) : COSTS_N_INSNS (20); \
1714 if (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT) \
1715 return COSTS_N_INSNS (14); \
1719 return COSTS_N_INSNS (60); \
1720 case PLUS: /* this includes shNadd insns */ \
1722 if (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT) \
1723 return COSTS_N_INSNS (3); \
1724 return COSTS_N_INSNS (1); \
1728 return COSTS_N_INSNS (1);
1730 /* Adjust the cost of branches. */
1731 #define BRANCH_COST (pa_cpu == PROCESSOR_8000 ? 2 : 1)
1733 /* Handling the special cases is going to get too complicated for a macro,
1734 just call `pa_adjust_insn_length' to do the real work. */
1735 #define ADJUST_INSN_LENGTH(INSN, LENGTH) \
1736 LENGTH += pa_adjust_insn_length (INSN, LENGTH);
1738 /* Millicode insns are actually function calls with some special
1739 constraints on arguments and register usage.
1741 Millicode calls always expect their arguments in the integer argument
1742 registers, and always return their result in %r29 (ret1). They
1743 are expected to clobber their arguments, %r1, %r29, and the return
1744 pointer which is %r31 on 32-bit and %r2 on 64-bit, and nothing else.
1746 This macro tells reorg that the references to arguments and
1747 millicode calls do not appear to happen until after the millicode call.
1748 This allows reorg to put insns which set the argument registers into the
1749 delay slot of the millicode call -- thus they act more like traditional
1752 Note we can not consider side effects of the insn to be delayed because
1753 the branch and link insn will clobber the return pointer. If we happened
1754 to use the return pointer in the delay slot of the call, then we lose.
1756 get_attr_type will try to recognize the given insn, so make sure to
1757 filter out things it will not accept -- SEQUENCE, USE and CLOBBER insns
1759 #define INSN_REFERENCES_ARE_DELAYED(X) (insn_refs_are_delayed (X))
1762 /* Control the assembler format that we output. */
1764 /* Output to assembler file text saying following lines
1765 may contain character constants, extra white space, comments, etc. */
1767 #define ASM_APP_ON ""
1769 /* Output to assembler file text saying following lines
1770 no longer contain unusual constructs. */
1772 #define ASM_APP_OFF ""
1774 /* Output deferred plabels at the end of the file. */
1776 #define ASM_FILE_END(FILE) output_deferred_plabels (FILE)
1778 /* This is how to output the definition of a user-level label named NAME,
1779 such as the label on a static function or variable NAME. */
1781 #define ASM_OUTPUT_LABEL(FILE, NAME) \
1782 do { assemble_name (FILE, NAME); \
1783 fputc ('\n', FILE); } while (0)
1785 /* This is how to output a reference to a user-level label named NAME.
1786 `assemble_name' uses this. */
1788 #define ASM_OUTPUT_LABELREF(FILE,NAME) \
1789 fprintf ((FILE), "%s", (NAME) + (FUNCTION_NAME_P (NAME) ? 1 : 0))
1791 /* This is how to output an internal numbered label where
1792 PREFIX is the class of label and NUM is the number within the class. */
1794 #define ASM_OUTPUT_INTERNAL_LABEL(FILE,PREFIX,NUM) \
1795 {fprintf (FILE, "%c$%s%04d\n", (PREFIX)[0], (PREFIX) + 1, NUM);}
1797 /* This is how to store into the string LABEL
1798 the symbol_ref name of an internal numbered label where
1799 PREFIX is the class of label and NUM is the number within the class.
1800 This is suitable for output with `assemble_name'. */
1802 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1803 sprintf (LABEL, "*%c$%s%04ld", (PREFIX)[0], (PREFIX) + 1, (long)(NUM))
1805 #define ASM_GLOBALIZE_LABEL(FILE, NAME) \
1807 /* We only handle DATA objects here, functions are globalized in \
1808 ASM_DECLARE_FUNCTION_NAME. */ \
1809 if (! FUNCTION_NAME_P (NAME)) \
1811 fputs ("\t.EXPORT ", FILE); \
1812 assemble_name (FILE, NAME); \
1813 fputs (",DATA\n", FILE); \
1817 #define ASM_OUTPUT_ASCII(FILE, P, SIZE) \
1818 output_ascii ((FILE), (P), (SIZE))
1820 /* This is how to output an element of a case-vector that is absolute.
1821 Note that this method makes filling these branch delay slots
1824 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
1825 if (TARGET_BIG_SWITCH) \
1826 fprintf (FILE, "\tstw %%r1,-16(%%r30)\n\tldil LR'L$%04d,%%r1\n\tbe RR'L$%04d(%%sr4,%%r1)\n\tldw -16(%%r30),%%r1\n", VALUE, VALUE); \
1828 fprintf (FILE, "\tb L$%04d\n\tnop\n", VALUE)
1830 /* Jump tables are executable code and live in the TEXT section on the PA. */
1831 #define JUMP_TABLES_IN_TEXT_SECTION 1
1833 /* This is how to output an element of a case-vector that is relative.
1834 This must be defined correctly as it is used when generating PIC code.
1836 I believe it safe to use the same definition as ASM_OUTPUT_ADDR_VEC_ELT
1837 on the PA since ASM_OUTPUT_ADDR_VEC_ELT uses pc-relative jump instructions
1838 rather than a table of absolute addresses. */
1840 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1841 if (TARGET_BIG_SWITCH) \
1842 fprintf (FILE, "\tstw %%r1,-16(%%r30)\n\tldw T'L$%04d(%%r19),%%r1\n\tbv %%r0(%%r1)\n\tldw -16(%%r30),%%r1\n", VALUE); \
1844 fprintf (FILE, "\tb L$%04d\n\tnop\n", VALUE)
1846 /* This is how to output an assembler line
1847 that says to advance the location counter
1848 to a multiple of 2**LOG bytes. */
1850 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1851 fprintf (FILE, "\t.align %d\n", (1<<(LOG)))
1853 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
1854 fprintf (FILE, "\t.blockz %d\n", (SIZE))
1856 /* This says how to output an assembler line to define a global common symbol
1857 with size SIZE (in bytes) and alignment ALIGN (in bits). */
1859 #define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGNED) \
1861 assemble_name ((FILE), (NAME)); \
1862 fputs ("\t.comm ", (FILE)); \
1863 fprintf ((FILE), "%d\n", MAX ((SIZE), ((ALIGNED) / BITS_PER_UNIT)));}
1865 /* This says how to output an assembler line to define a local common symbol
1866 with size SIZE (in bytes) and alignment ALIGN (in bits). */
1868 #define ASM_OUTPUT_ALIGNED_LOCAL(FILE, NAME, SIZE, ALIGNED) \
1870 fprintf ((FILE), "\t.align %d\n", ((ALIGNED) / BITS_PER_UNIT)); \
1871 assemble_name ((FILE), (NAME)); \
1872 fprintf ((FILE), "\n\t.block %d\n", (SIZE));}
1874 /* Store in OUTPUT a string (made with alloca) containing
1875 an assembler-name for a local static variable named NAME.
1876 LABELNO is an integer which is different for each call. */
1878 #define ASM_FORMAT_PRIVATE_NAME(OUTPUT, NAME, LABELNO) \
1879 ( (OUTPUT) = (char *) alloca (strlen ((NAME)) + 12), \
1880 sprintf ((OUTPUT), "%s___%d", (NAME), (LABELNO)))
1882 /* All HP assemblers use "!" to separate logical lines. */
1883 #define IS_ASM_LOGICAL_LINE_SEPARATOR(C) ((C) == '!')
1885 #define PRINT_OPERAND_PUNCT_VALID_P(CHAR) \
1886 ((CHAR) == '@' || (CHAR) == '#' || (CHAR) == '*' || (CHAR) == '^')
1888 /* Print operand X (an rtx) in assembler syntax to file FILE.
1889 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
1890 For `%' followed by punctuation, CODE is the punctuation and X is null.
1892 On the HP-PA, the CODE can be `r', meaning this is a register-only operand
1893 and an immediate zero should be represented as `r0'.
1895 Several % codes are defined:
1897 C compare conditions
1898 N extract conditions
1899 M modifier to handle preincrement addressing for memory refs.
1900 F modifier to handle preincrement addressing for fp memory refs */
1902 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
1905 /* Print a memory address as an operand to reference that memory location. */
1907 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
1908 { register rtx addr = ADDR; \
1909 register rtx base; \
1911 switch (GET_CODE (addr)) \
1914 fprintf (FILE, "0(%s)", reg_names [REGNO (addr)]); \
1917 if (GET_CODE (XEXP (addr, 0)) == CONST_INT) \
1918 offset = INTVAL (XEXP (addr, 0)), base = XEXP (addr, 1); \
1919 else if (GET_CODE (XEXP (addr, 1)) == CONST_INT) \
1920 offset = INTVAL (XEXP (addr, 1)), base = XEXP (addr, 0); \
1923 fprintf (FILE, "%d(%s)", offset, reg_names [REGNO (base)]); \
1926 if (!symbolic_operand (XEXP (addr, 1), VOIDmode)) \
1927 fputs ("R'", FILE); \
1928 else if (flag_pic == 0) \
1929 fputs ("RR'", FILE); \
1931 fputs ("RT'", FILE); \
1932 output_global_address (FILE, XEXP (addr, 1), 0); \
1933 fputs ("(", FILE); \
1934 output_operand (XEXP (addr, 0), 0); \
1935 fputs (")", FILE); \
1938 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, INTVAL (addr)); \
1939 fprintf (FILE, "(%%r0)"); \
1942 output_addr_const (FILE, addr); \
1946 /* Find the return address associated with the frame given by
1948 #define RETURN_ADDR_RTX(COUNT, FRAMEADDR) \
1949 (return_addr_rtx (COUNT, FRAMEADDR))
1951 /* Used to mask out junk bits from the return address, such as
1952 processor state, interrupt status, condition codes and the like. */
1953 #define MASK_RETURN_ADDR \
1954 /* The privilege level is in the two low order bits, mask em out \
1955 of the return address. */ \
1958 /* The number of Pmode words for the setjmp buffer. */
1959 #define JMP_BUF_SIZE 50
1961 /* Only direct calls to static functions are allowed to be sibling (tail)
1964 This restriction is necessary because some linker generated stubs will
1965 store return pointers into rp' in some cases which might clobber a
1966 live value already in rp'.
1968 In a sibcall the current function and the target function share stack
1969 space. Thus if the path to the current function and the path to the
1970 target function save a value in rp', they save the value into the
1971 same stack slot, which has undesirable consequences.
1973 Because of the deferred binding nature of shared libraries any function
1974 with external scope could be in a different load module and thus require
1975 rp' to be saved when calling that function. So sibcall optimizations
1976 can only be safe for static function.
1978 Note that GCC never needs return value relocations, so we don't have to
1979 worry about static calls with return value relocations (which require
1982 It is safe to perform a sibcall optimization when the target function
1983 will never return. */
1984 #define FUNCTION_OK_FOR_SIBCALL(DECL) \
1986 && ! TARGET_PORTABLE_RUNTIME \
1988 && ! TREE_PUBLIC (DECL))
1990 #define PREDICATE_CODES \
1991 {"reg_or_0_operand", {SUBREG, REG, CONST_INT}}, \
1992 {"call_operand_address", {LABEL_REF, SYMBOL_REF, CONST_INT, \
1993 CONST_DOUBLE, CONST, HIGH, CONSTANT_P_RTX}}, \
1994 {"symbolic_operand", {SYMBOL_REF, LABEL_REF, CONST}}, \
1995 {"symbolic_memory_operand", {SUBREG, MEM}}, \
1996 {"reg_before_reload_operand", {REG, MEM}}, \
1997 {"reg_or_nonsymb_mem_operand", {SUBREG, REG, MEM}}, \
1998 {"reg_or_0_or_nonsymb_mem_operand", {SUBREG, REG, MEM, CONST_INT, \
2000 {"move_operand", {SUBREG, REG, CONSTANT_P_RTX, CONST_INT, MEM}}, \
2001 {"reg_or_cint_move_operand", {SUBREG, REG, CONST_INT}}, \
2002 {"pic_label_operand", {LABEL_REF, CONST}}, \
2003 {"fp_reg_operand", {REG}}, \
2004 {"arith_operand", {SUBREG, REG, CONST_INT}}, \
2005 {"arith11_operand", {SUBREG, REG, CONST_INT}}, \
2006 {"pre_cint_operand", {CONST_INT}}, \
2007 {"post_cint_operand", {CONST_INT}}, \
2008 {"arith_double_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2009 {"ireg_or_int5_operand", {CONST_INT, REG}}, \
2010 {"int5_operand", {CONST_INT}}, \
2011 {"uint5_operand", {CONST_INT}}, \
2012 {"int11_operand", {CONST_INT}}, \
2013 {"uint32_operand", {CONST_INT, \
2014 HOST_BITS_PER_WIDE_INT > 32 ? 0 : CONST_DOUBLE}}, \
2015 {"arith5_operand", {SUBREG, REG, CONST_INT}}, \
2016 {"and_operand", {SUBREG, REG, CONST_INT}}, \
2017 {"ior_operand", {CONST_INT}}, \
2018 {"lhs_lshift_cint_operand", {CONST_INT}}, \
2019 {"lhs_lshift_operand", {SUBREG, REG, CONST_INT}}, \
2020 {"arith32_operand", {SUBREG, REG, CONST_INT}}, \
2021 {"pc_or_label_operand", {PC, LABEL_REF}}, \
2022 {"plus_xor_ior_operator", {PLUS, XOR, IOR}}, \
2023 {"shadd_operand", {CONST_INT}}, \
2024 {"basereg_operand", {REG}}, \
2025 {"div_operand", {REG, CONST_INT}}, \
2026 {"ireg_operand", {REG}}, \
2027 {"cmpib_comparison_operator", {EQ, NE, LT, LE, LEU, \
2029 {"movb_comparison_operator", {EQ, NE, LT, GE}},