1 /* Definitions of target machine for GNU compiler, for the HP Spectrum.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002 Free Software Foundation, Inc.
4 Contributed by Michael Tiemann (tiemann@cygnus.com) of Cygnus Support
5 and Tim Moore (moore@defmacro.cs.utah.edu) of the Center for
6 Software Science at the University of Utah.
8 This file is part of GNU CC.
10 GNU CC is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 2, or (at your option)
15 GNU CC is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
20 You should have received a copy of the GNU General Public License
21 along with GNU CC; see the file COPYING. If not, write to
22 the Free Software Foundation, 59 Temple Place - Suite 330,
23 Boston, MA 02111-1307, USA. */
25 enum cmp_type /* comparison type */
27 CMP_SI, /* compare integers */
28 CMP_SF, /* compare single precision floats */
29 CMP_DF, /* compare double precision floats */
30 CMP_MAX /* max comparison type */
33 /* For long call handling. */
34 extern unsigned int total_code_bytes;
36 /* Which processor to schedule for. */
48 /* For -mschedule= option. */
49 extern const char *pa_cpu_string;
50 extern enum processor_type pa_cpu;
52 #define pa_cpu_attr ((enum attr_cpu)pa_cpu)
54 /* Which architecture to generate code for. */
56 enum architecture_type
65 /* For -march= option. */
66 extern const char *pa_arch_string;
67 extern enum architecture_type pa_arch;
69 /* Print subsidiary information on the compiler version in use. */
71 #define TARGET_VERSION fputs (" (hppa)", stderr);
73 /* Run-time compilation parameters selecting different hardware subsets. */
75 extern int target_flags;
77 /* compile code for HP-PA 1.1 ("Snake"). */
81 /* Disable all FP registers (they all become fixed). This may be necessary
82 for compiling kernels which perform lazy context switching of FP regs.
83 Note if you use this option and try to perform floating point operations
84 the compiler will abort! */
86 #define MASK_DISABLE_FPREGS 2
87 #define TARGET_DISABLE_FPREGS (target_flags & MASK_DISABLE_FPREGS)
89 /* Generate code which assumes that all space register are equivalent.
90 Triggers aggressive unscaled index addressing and faster
91 builtin_return_address. */
92 #define MASK_NO_SPACE_REGS 4
93 #define TARGET_NO_SPACE_REGS (target_flags & MASK_NO_SPACE_REGS)
95 /* Allow unconditional jumps in the delay slots of call instructions. */
96 #define MASK_JUMP_IN_DELAY 8
97 #define TARGET_JUMP_IN_DELAY (target_flags & MASK_JUMP_IN_DELAY)
99 /* Disable indexed addressing modes. */
100 #define MASK_DISABLE_INDEXING 32
101 #define TARGET_DISABLE_INDEXING (target_flags & MASK_DISABLE_INDEXING)
103 /* Emit code which follows the new portable runtime calling conventions
104 HP wants everyone to use for ELF objects. If at all possible you want
105 to avoid this since it's a performance loss for non-prototyped code.
107 Note TARGET_PORTABLE_RUNTIME also forces all calls to use inline
108 long-call stubs which is quite expensive. */
109 #define MASK_PORTABLE_RUNTIME 64
110 #define TARGET_PORTABLE_RUNTIME (target_flags & MASK_PORTABLE_RUNTIME)
112 /* Emit directives only understood by GAS. This allows parameter
113 relocations to work for static functions. There is no way
114 to make them work the HP assembler at this time. */
116 #define TARGET_GAS (target_flags & MASK_GAS)
118 /* Emit code for processors which do not have an FPU. */
119 #define MASK_SOFT_FLOAT 256
120 #define TARGET_SOFT_FLOAT (target_flags & MASK_SOFT_FLOAT)
122 /* Use 3-insn load/store sequences for access to large data segments
123 in shared libraries on hpux10. */
124 #define MASK_LONG_LOAD_STORE 512
125 #define TARGET_LONG_LOAD_STORE (target_flags & MASK_LONG_LOAD_STORE)
127 /* Use a faster sequence for indirect calls. This assumes that calls
128 through function pointers will never cross a space boundary, and
129 that the executable is not dynamically linked. Such assumptions
130 are generally safe for building kernels and statically linked
131 executables. Code compiled with this option will fail miserably if
132 the executable is dynamically linked or uses nested functions! */
133 #define MASK_FAST_INDIRECT_CALLS 1024
134 #define TARGET_FAST_INDIRECT_CALLS (target_flags & MASK_FAST_INDIRECT_CALLS)
136 /* Generate code with big switch statements to avoid out of range branches
137 occurring within the switch table. */
138 #define MASK_BIG_SWITCH 2048
139 #define TARGET_BIG_SWITCH (target_flags & MASK_BIG_SWITCH)
141 /* Generate code for the HPPA 2.0 architecture. TARGET_PA_11 should also be
142 true when this is true. */
143 #define MASK_PA_20 4096
145 /* Generate cpp defines for server I/O. */
146 #define MASK_SIO 8192
147 #define TARGET_SIO (target_flags & MASK_SIO)
149 /* Assume GNU linker by default. */
150 #define MASK_GNU_LD 16384
151 #ifndef TARGET_GNU_LD
152 #define TARGET_GNU_LD (target_flags & MASK_GNU_LD)
156 #define TARGET_PA_10 (target_flags & (MASK_PA_11 | MASK_PA_20) == 0)
160 #define TARGET_PA_11 (target_flags & MASK_PA_11)
164 #define TARGET_PA_20 (target_flags & MASK_PA_20)
167 /* Generate code for the HPPA 2.0 architecture in 64bit mode. */
169 #define TARGET_64BIT 0
172 /* Generate code for ELF32 ABI. */
174 #define TARGET_ELF32 0
177 /* Generate code for SOM 32bit ABI. */
182 /* Macro to define tables used to set the flags. This is a
183 list in braces of target switches with each switch being
184 { "NAME", VALUE, "HELP_STRING" }. VALUE is the bits to set,
185 or minus the bits to clear. An empty string NAME is used to
186 identify the default VALUE. Do not mark empty strings for
189 #define TARGET_SWITCHES \
190 {{ "snake", MASK_PA_11, \
191 N_("Generate PA1.1 code") }, \
192 { "nosnake", -(MASK_PA_11 | MASK_PA_20), \
193 N_("Generate PA1.0 code") }, \
194 { "pa-risc-1-0", -(MASK_PA_11 | MASK_PA_20), \
195 N_("Generate PA1.0 code") }, \
196 { "pa-risc-1-1", MASK_PA_11, \
197 N_("Generate PA1.1 code") }, \
198 { "pa-risc-2-0", MASK_PA_20, \
199 N_("Generate PA2.0 code (requires binutils 2.10 or later)") }, \
200 { "disable-fpregs", MASK_DISABLE_FPREGS, \
201 N_("Disable FP regs") }, \
202 { "no-disable-fpregs", -MASK_DISABLE_FPREGS, \
203 N_("Do not disable FP regs") }, \
204 { "no-space-regs", MASK_NO_SPACE_REGS, \
205 N_("Disable space regs") }, \
206 { "space-regs", -MASK_NO_SPACE_REGS, \
207 N_("Do not disable space regs") }, \
208 { "jump-in-delay", MASK_JUMP_IN_DELAY, \
209 N_("Put jumps in call delay slots") }, \
210 { "no-jump-in-delay", -MASK_JUMP_IN_DELAY, \
211 N_("Do not put jumps in call delay slots") }, \
212 { "disable-indexing", MASK_DISABLE_INDEXING, \
213 N_("Disable indexed addressing") }, \
214 { "no-disable-indexing", -MASK_DISABLE_INDEXING, \
215 N_("Do not disable indexed addressing") }, \
216 { "portable-runtime", MASK_PORTABLE_RUNTIME, \
217 N_("Use portable calling conventions") }, \
218 { "no-portable-runtime", -MASK_PORTABLE_RUNTIME, \
219 N_("Do not use portable calling conventions") }, \
221 N_("Assume code will be assembled by GAS") }, \
222 { "no-gas", -MASK_GAS, \
223 N_("Do not assume code will be assembled by GAS") }, \
224 { "soft-float", MASK_SOFT_FLOAT, \
225 N_("Use software floating point") }, \
226 { "no-soft-float", -MASK_SOFT_FLOAT, \
227 N_("Do not use software floating point") }, \
228 { "long-load-store", MASK_LONG_LOAD_STORE, \
229 N_("Emit long load/store sequences") }, \
230 { "no-long-load-store", -MASK_LONG_LOAD_STORE, \
231 N_("Do not emit long load/store sequences") }, \
232 { "fast-indirect-calls", MASK_FAST_INDIRECT_CALLS, \
233 N_("Generate fast indirect calls") }, \
234 { "no-fast-indirect-calls", -MASK_FAST_INDIRECT_CALLS, \
235 N_("Do not generate fast indirect calls") }, \
236 { "big-switch", MASK_BIG_SWITCH, \
237 N_("Generate code for huge switch statements") }, \
238 { "no-big-switch", -MASK_BIG_SWITCH, \
239 N_("Do not generate code for huge switch statements") }, \
241 N_("Enable linker optimizations") }, \
243 { "", TARGET_DEFAULT | TARGET_CPU_DEFAULT, \
246 #ifndef TARGET_DEFAULT
247 #define TARGET_DEFAULT (MASK_GAS | MASK_JUMP_IN_DELAY)
250 #ifndef TARGET_CPU_DEFAULT
251 #define TARGET_CPU_DEFAULT 0
254 #ifndef SUBTARGET_SWITCHES
255 #define SUBTARGET_SWITCHES
258 #ifndef TARGET_SCHED_DEFAULT
259 #define TARGET_SCHED_DEFAULT "8000"
262 #define TARGET_OPTIONS \
264 { "schedule=", &pa_cpu_string, \
265 N_("Specify CPU for scheduling purposes") }, \
266 { "arch=", &pa_arch_string, \
267 N_("Specify architecture for code generation. Values are 1.0, 1.1, and 2.0. 2.0 requires gas snapshot 19990413 or later.") }\
270 /* Specify the dialect of assembler to use. New mnemonics is dialect one
271 and the old mnemonics are dialect zero. */
272 #define ASSEMBLER_DIALECT (TARGET_PA_20 ? 1 : 0)
274 #define OVERRIDE_OPTIONS override_options ()
276 /* stabs-in-som is nearly identical to stabs-in-elf. To avoid useless
277 code duplication we simply include this file and override as needed. */
280 /* We do not have to be compatible with dbx, so we enable gdb extensions
282 #define DEFAULT_GDB_EXTENSIONS 1
284 /* This used to be zero (no max length), but big enums and such can
285 cause huge strings which killed gas.
287 We also have to avoid lossage in dbxout.c -- it does not compute the
288 string size accurately, so we are real conservative here. */
289 #undef DBX_CONTIN_LENGTH
290 #define DBX_CONTIN_LENGTH 3000
292 /* Only labels should ever begin in column zero. */
293 #define ASM_STABS_OP "\t.stabs\t"
294 #define ASM_STABN_OP "\t.stabn\t"
296 /* GDB always assumes the current function's frame begins at the value
297 of the stack pointer upon entry to the current function. Accessing
298 local variables and parameters passed on the stack is done using the
299 base of the frame + an offset provided by GCC.
301 For functions which have frame pointers this method works fine;
302 the (frame pointer) == (stack pointer at function entry) and GCC provides
303 an offset relative to the frame pointer.
305 This loses for functions without a frame pointer; GCC provides an offset
306 which is relative to the stack pointer after adjusting for the function's
307 frame size. GDB would prefer the offset to be relative to the value of
308 the stack pointer at the function's entry. Yuk! */
309 #define DEBUGGER_AUTO_OFFSET(X) \
310 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) \
311 + (frame_pointer_needed ? 0 : compute_frame_size (get_frame_size (), 0)))
313 #define DEBUGGER_ARG_OFFSET(OFFSET, X) \
314 ((GET_CODE (X) == PLUS ? OFFSET : 0) \
315 + (frame_pointer_needed ? 0 : compute_frame_size (get_frame_size (), 0)))
317 #define TARGET_CPU_CPP_BUILTINS() \
319 builtin_assert("cpu=hppa"); \
320 builtin_assert("machine=hppa"); \
321 builtin_define("__hppa"); \
322 builtin_define("__hppa__"); \
325 builtin_define("_LP64"); \
326 builtin_define("__LP64__"); \
329 builtin_define("_PA_RISC2_0"); \
330 else if (TARGET_PA_11) \
331 builtin_define("_PA_RISC1_1"); \
333 builtin_define("_PA_RISC1_0"); \
336 /* An old set of OS defines for various BSD-like systems. */
337 #define TARGET_OS_CPP_BUILTINS() \
340 builtin_define_std ("REVARGV"); \
341 builtin_define_std ("hp800"); \
342 builtin_define_std ("hp9000"); \
343 builtin_define_std ("hp9k8"); \
344 if (c_language != clk_cplusplus \
346 builtin_define ("hppa"); \
347 builtin_define_std ("spectrum"); \
348 builtin_define_std ("unix"); \
349 builtin_assert ("system=bsd"); \
350 builtin_assert ("system=unix"); \
354 #define CC1_SPEC "%{pg:} %{p:}"
356 #define LINK_SPEC "%{mlinker-opt:-O} %{!shared:-u main} %{shared:-b}"
358 /* We don't want -lg. */
360 #define LIB_SPEC "%{!p:%{!pg:-lc}}%{p:-lc_p}%{pg:-lc_p}"
363 /* This macro defines command-line switches that modify the default
366 The definition is be an initializer for an array of structures. Each
367 array element has have three elements: the switch name, one of the
368 enumeration codes ADD or DELETE to indicate whether the string should be
369 inserted or deleted, and the string to be inserted or deleted. */
370 #define MODIFY_TARGET_NAME {{"-32", DELETE, "64"}, {"-64", ADD, "64"}}
372 /* Make gcc agree with <machine/ansi.h> */
374 #define SIZE_TYPE "unsigned int"
375 #define PTRDIFF_TYPE "int"
376 #define WCHAR_TYPE "unsigned int"
377 #define WCHAR_TYPE_SIZE 32
379 /* Show we can debug even without a frame pointer. */
380 #define CAN_DEBUG_WITHOUT_FP
382 /* Machine dependent reorg pass. */
383 #define MACHINE_DEPENDENT_REORG(X) pa_reorg(X)
386 /* target machine storage layout */
388 /* Define this macro if it is advisable to hold scalars in registers
389 in a wider mode than that declared by the program. In such cases,
390 the value is constrained to be within the bounds of the declared
391 type, but kept valid in the wider mode. The signedness of the
392 extension may differ from that of the type. */
394 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
395 if (GET_MODE_CLASS (MODE) == MODE_INT \
396 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
399 /* Define this if most significant bit is lowest numbered
400 in instructions that operate on numbered bit-fields. */
401 #define BITS_BIG_ENDIAN 1
403 /* Define this if most significant byte of a word is the lowest numbered. */
404 /* That is true on the HP-PA. */
405 #define BYTES_BIG_ENDIAN 1
407 /* Define this if most significant word of a multiword number is lowest
409 #define WORDS_BIG_ENDIAN 1
411 #define MAX_BITS_PER_WORD 64
412 #define MAX_LONG_TYPE_SIZE 32
414 /* Width of a word, in units (bytes). */
415 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
416 #define MIN_UNITS_PER_WORD 4
418 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
419 #define PARM_BOUNDARY BITS_PER_WORD
421 /* Largest alignment required for any stack parameter, in bits.
422 Don't define this if it is equal to PARM_BOUNDARY */
423 #define MAX_PARM_BOUNDARY (2 * PARM_BOUNDARY)
425 /* Boundary (in *bits*) on which stack pointer is always aligned;
426 certain optimizations in combine depend on this.
428 GCC for the PA always rounds its stacks to a 512bit boundary,
429 but that happens late in the compilation process. */
430 #define STACK_BOUNDARY (TARGET_64BIT ? 128 : 64)
432 #define PREFERRED_STACK_BOUNDARY 512
434 /* Allocation boundary (in *bits*) for the code of a function. */
435 #define FUNCTION_BOUNDARY (TARGET_64BIT ? 64 : 32)
437 /* Alignment of field after `int : 0' in a structure. */
438 #define EMPTY_FIELD_BOUNDARY 32
440 /* Every structure's size must be a multiple of this. */
441 #define STRUCTURE_SIZE_BOUNDARY 8
443 /* A bit-field declared as `int' forces `int' alignment for the struct. */
444 #define PCC_BITFIELD_TYPE_MATTERS 1
446 /* No data type wants to be aligned rounder than this. This is set
447 to 128 bits to allow for lock semaphores in the stack frame.*/
448 #define BIGGEST_ALIGNMENT 128
450 /* Get around hp-ux assembler bug, and make strcpy of constants fast. */
451 #define CONSTANT_ALIGNMENT(CODE, TYPEALIGN) \
452 ((TYPEALIGN) < 32 ? 32 : (TYPEALIGN))
454 /* Make arrays of chars word-aligned for the same reasons. */
455 #define DATA_ALIGNMENT(TYPE, ALIGN) \
456 (TREE_CODE (TYPE) == ARRAY_TYPE \
457 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
458 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
461 /* Set this nonzero if move instructions will actually fail to work
462 when given unaligned data. */
463 #define STRICT_ALIGNMENT 1
465 /* Generate calls to memcpy, memcmp and memset. */
466 #define TARGET_MEM_FUNCTIONS
468 /* Value is 1 if it is a good idea to tie two pseudo registers
469 when one has mode MODE1 and one has mode MODE2.
470 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
471 for any hard reg, then this must be 0 for correct output. */
472 #define MODES_TIEABLE_P(MODE1, MODE2) \
473 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
475 /* Specify the registers used for certain standard purposes.
476 The values of these macros are register numbers. */
478 /* The HP-PA pc isn't overloaded on a register that the compiler knows about. */
479 /* #define PC_REGNUM */
481 /* Register to use for pushing function arguments. */
482 #define STACK_POINTER_REGNUM 30
484 /* Base register for access to local variables of the function. */
485 #define FRAME_POINTER_REGNUM 3
487 /* Value should be nonzero if functions must have frame pointers. */
488 #define FRAME_POINTER_REQUIRED \
489 (current_function_calls_alloca)
491 /* C statement to store the difference between the frame pointer
492 and the stack pointer values immediately after the function prologue.
494 Note, we always pretend that this is a leaf function because if
495 it's not, there's no point in trying to eliminate the
496 frame pointer. If it is a leaf function, we guessed right! */
497 #define INITIAL_FRAME_POINTER_OFFSET(VAR) \
498 do {(VAR) = - compute_frame_size (get_frame_size (), 0);} while (0)
500 /* Base register for access to arguments of the function. */
501 #define ARG_POINTER_REGNUM 3
503 /* Register in which static-chain is passed to a function. */
504 #define STATIC_CHAIN_REGNUM 29
506 /* Register which holds offset table for position-independent
509 #define PIC_OFFSET_TABLE_REGNUM (TARGET_64BIT ? 27 : 19)
510 #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED 1
512 /* Function to return the rtx used to save the pic offset table register
513 across function calls. */
514 extern struct rtx_def *hppa_pic_save_rtx PARAMS ((void));
516 #define DEFAULT_PCC_STRUCT_RETURN 0
518 /* SOM ABI says that objects larger than 64 bits are returned in memory.
519 PA64 ABI says that objects larger than 128 bits are returned in memory.
520 Note, int_size_in_bytes can return -1 if the size of the object is
521 variable or larger than the maximum value that can be expressed as
522 a HOST_WIDE_INT. It can also return zero for an empty type. The
523 simplest way to handle variable and empty types is to pass them in
524 memory. This avoids problems in defining the boundaries of argument
525 slots, allocating registers, etc. */
526 #define RETURN_IN_MEMORY(TYPE) \
527 (int_size_in_bytes (TYPE) > (TARGET_64BIT ? 16 : 8) \
528 || int_size_in_bytes (TYPE) <= 0)
530 /* Register in which address to store a structure value
531 is passed to a function. */
532 #define STRUCT_VALUE_REGNUM 28
534 /* Describe how we implement __builtin_eh_return. */
535 #define EH_RETURN_DATA_REGNO(N) \
536 ((N) < 3 ? (N) + 20 : (N) == 3 ? 31 : INVALID_REGNUM)
537 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 29)
538 #define EH_RETURN_HANDLER_RTX \
539 gen_rtx_MEM (word_mode, \
540 gen_rtx_PLUS (word_mode, frame_pointer_rtx, \
541 TARGET_64BIT ? GEN_INT (-16) : GEN_INT (-20)))
544 /* Offset from the argument pointer register value to the top of
545 stack. This is different from FIRST_PARM_OFFSET because of the
547 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
549 /* The letters I, J, K, L and M in a register constraint string
550 can be used to stand for particular ranges of immediate operands.
551 This macro defines what the ranges are.
552 C is the letter, and VALUE is a constant value.
553 Return 1 if VALUE is in the range specified by C.
555 `I' is used for the 11 bit constants.
556 `J' is used for the 14 bit constants.
557 `K' is used for values that can be moved with a zdepi insn.
558 `L' is used for the 5 bit constants.
560 `N' is used for values with the least significant 11 bits equal to zero
561 and when sign extended from 32 to 64 bits the
562 value does not change.
563 `O' is used for numbers n such that n+1 is a power of 2.
566 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
567 ((C) == 'I' ? VAL_11_BITS_P (VALUE) \
568 : (C) == 'J' ? VAL_14_BITS_P (VALUE) \
569 : (C) == 'K' ? zdepi_cint_p (VALUE) \
570 : (C) == 'L' ? VAL_5_BITS_P (VALUE) \
571 : (C) == 'M' ? (VALUE) == 0 \
572 : (C) == 'N' ? (((VALUE) & (((HOST_WIDE_INT) -1 << 31) | 0x7ff)) == 0 \
573 || (((VALUE) & (((HOST_WIDE_INT) -1 << 31) | 0x7ff)) \
574 == (HOST_WIDE_INT) -1 << 31)) \
575 : (C) == 'O' ? (((VALUE) & ((VALUE) + 1)) == 0) \
576 : (C) == 'P' ? and_mask_p (VALUE) \
579 /* Similar, but for floating or large integer constants, and defining letters
580 G and H. Here VALUE is the CONST_DOUBLE rtx itself.
582 For PA, `G' is the floating-point constant zero. `H' is undefined. */
584 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
585 ((C) == 'G' ? (GET_MODE_CLASS (GET_MODE (VALUE)) == MODE_FLOAT \
586 && (VALUE) == CONST0_RTX (GET_MODE (VALUE))) \
589 /* The class value for index registers, and the one for base regs. */
590 #define INDEX_REG_CLASS GENERAL_REGS
591 #define BASE_REG_CLASS GENERAL_REGS
593 #define FP_REG_CLASS_P(CLASS) \
594 ((CLASS) == FP_REGS || (CLASS) == FPUPPER_REGS)
596 /* True if register is floating-point. */
597 #define FP_REGNO_P(N) ((N) >= FP_REG_FIRST && (N) <= FP_REG_LAST)
599 /* Given an rtx X being reloaded into a reg required to be
600 in class CLASS, return the class of reg to actually use.
601 In general this is just CLASS; but on some machines
602 in some cases it is preferable to use a more restrictive class. */
603 #define PREFERRED_RELOAD_CLASS(X,CLASS) (CLASS)
605 /* Return the register class of a scratch register needed to copy IN into
606 or out of a register in CLASS in MODE. If it can be done directly
609 Avoid doing any work for the common case calls. */
611 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
612 ((CLASS == BASE_REG_CLASS && GET_CODE (IN) == REG \
613 && REGNO (IN) < FIRST_PSEUDO_REGISTER) \
614 ? NO_REGS : secondary_reload_class (CLASS, MODE, IN))
616 /* On the PA it is not possible to directly move data between
617 GENERAL_REGS and FP_REGS. */
618 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
619 (FP_REG_CLASS_P (CLASS1) != FP_REG_CLASS_P (CLASS2))
621 /* Return the stack location to use for secondary memory needed reloads. */
622 #define SECONDARY_MEMORY_NEEDED_RTX(MODE) \
623 gen_rtx_MEM (MODE, gen_rtx_PLUS (Pmode, stack_pointer_rtx, GEN_INT (-16)))
626 /* Stack layout; function entry, exit and calling. */
628 /* Define this if pushing a word on the stack
629 makes the stack pointer a smaller address. */
630 /* #define STACK_GROWS_DOWNWARD */
632 /* Believe it or not. */
633 #define ARGS_GROW_DOWNWARD
635 /* Define this if the nominal address of the stack frame
636 is at the high-address end of the local variables;
637 that is, each additional local variable allocated
638 goes at a more negative offset in the frame. */
639 /* #define FRAME_GROWS_DOWNWARD */
641 /* Offset within stack frame to start allocating local variables at.
642 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
643 first local allocated. Otherwise, it is the offset to the BEGINNING
644 of the first local allocated. */
645 #define STARTING_FRAME_OFFSET 8
647 /* If we generate an insn to push BYTES bytes,
648 this says how many the stack pointer really advances by.
649 On the HP-PA, don't define this because there are no push insns. */
650 /* #define PUSH_ROUNDING(BYTES) */
652 /* Offset of first parameter from the argument pointer register value.
653 This value will be negated because the arguments grow down.
654 Also note that on STACK_GROWS_UPWARD machines (such as this one)
655 this is the distance from the frame pointer to the end of the first
656 argument, not it's beginning. To get the real offset of the first
657 argument, the size of the argument must be added. */
659 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_64BIT ? -64 : -32)
661 /* When a parameter is passed in a register, stack space is still
663 #define REG_PARM_STACK_SPACE(DECL) (TARGET_64BIT ? 64 : 16)
665 /* Define this if the above stack space is to be considered part of the
666 space allocated by the caller. */
667 #define OUTGOING_REG_PARM_STACK_SPACE
669 /* Keep the stack pointer constant throughout the function.
670 This is both an optimization and a necessity: longjmp
671 doesn't behave itself when the stack pointer moves within
673 #define ACCUMULATE_OUTGOING_ARGS 1
675 /* The weird HPPA calling conventions require a minimum of 48 bytes on
676 the stack: 16 bytes for register saves, and 32 bytes for magic.
677 This is the difference between the logical top of stack and the
679 #define STACK_POINTER_OFFSET \
680 (TARGET_64BIT ? -(current_function_outgoing_args_size + 16): -32)
682 #define STACK_DYNAMIC_OFFSET(FNDECL) \
684 ? (STACK_POINTER_OFFSET) \
685 : ((STACK_POINTER_OFFSET) - current_function_outgoing_args_size))
687 /* Value is 1 if returning from a function call automatically
688 pops the arguments described by the number-of-args field in the call.
689 FUNDECL is the declaration node of the function (as a tree),
690 FUNTYPE is the data type of the function (as a tree),
691 or for a library call it is an identifier node for the subroutine name. */
693 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
695 /* Define how to find the value returned by a function.
696 VALTYPE is the data type of the value (as a tree).
697 If the precise function being called is known, FUNC is its FUNCTION_DECL;
698 otherwise, FUNC is 0. */
700 /* On the HP-PA the value is found in register(s) 28(-29), unless
701 the mode is SF or DF. Then the value is returned in fr4 (32). */
703 /* This must perform the same promotions as PROMOTE_MODE, else
704 PROMOTE_FUNCTION_RETURN will not work correctly. */
705 #define FUNCTION_VALUE(VALTYPE, FUNC) \
706 gen_rtx_REG (((INTEGRAL_TYPE_P (VALTYPE) \
707 && TYPE_PRECISION (VALTYPE) < BITS_PER_WORD) \
708 || POINTER_TYPE_P (VALTYPE)) \
709 ? word_mode : TYPE_MODE (VALTYPE), \
710 (TREE_CODE (VALTYPE) == REAL_TYPE \
711 && TYPE_MODE (VALTYPE) != TFmode \
712 && !TARGET_SOFT_FLOAT) ? 32 : 28)
714 /* Define how to find the value returned by a library function
715 assuming the value has mode MODE. */
717 #define LIBCALL_VALUE(MODE) \
719 (! TARGET_SOFT_FLOAT \
720 && ((MODE) == SFmode || (MODE) == DFmode) ? 32 : 28))
722 /* 1 if N is a possible register number for a function value
723 as seen by the caller. */
725 #define FUNCTION_VALUE_REGNO_P(N) \
726 ((N) == 28 || (! TARGET_SOFT_FLOAT && (N) == 32))
729 /* Define a data type for recording info about an argument list
730 during the scan of that argument list. This data type should
731 hold all necessary information about the function itself
732 and about the args processed so far, enough to enable macros
733 such as FUNCTION_ARG to determine where the next arg should go.
735 On the HP-PA, this is a single integer, which is a number of words
736 of arguments scanned so far (including the invisible argument,
737 if any, which holds the structure-value-address).
738 Thus 4 or more means all following args should go on the stack. */
740 struct hppa_args {int words, nargs_prototype, indirect; };
742 #define CUMULATIVE_ARGS struct hppa_args
744 /* Initialize a variable CUM of type CUMULATIVE_ARGS
745 for a call to a function whose data type is FNTYPE.
746 For a library call, FNTYPE is 0. */
748 #define INIT_CUMULATIVE_ARGS(CUM,FNTYPE,LIBNAME,INDIRECT) \
750 (CUM).indirect = INDIRECT, \
751 (CUM).nargs_prototype = (FNTYPE && TYPE_ARG_TYPES (FNTYPE) \
752 ? (list_length (TYPE_ARG_TYPES (FNTYPE)) - 1 \
753 + (TYPE_MODE (TREE_TYPE (FNTYPE)) == BLKmode \
754 || RETURN_IN_MEMORY (TREE_TYPE (FNTYPE)))) \
759 /* Similar, but when scanning the definition of a procedure. We always
760 set NARGS_PROTOTYPE large so we never return a PARALLEL. */
762 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM,FNTYPE,IGNORE) \
764 (CUM).indirect = 0, \
765 (CUM).nargs_prototype = 1000
767 /* Figure out the size in words of the function argument. The size
768 returned by this macro should always be greater than zero because
769 we pass variable and zero sized objects by reference. */
771 #define FUNCTION_ARG_SIZE(MODE, TYPE) \
772 ((((MODE) != BLKmode \
773 ? (HOST_WIDE_INT) GET_MODE_SIZE (MODE) \
774 : int_size_in_bytes (TYPE)) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
776 /* Update the data in CUM to advance over an argument
777 of mode MODE and data type TYPE.
778 (TYPE is null for libcalls where that information may not be available.) */
780 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
781 { (CUM).nargs_prototype--; \
782 (CUM).words += FUNCTION_ARG_SIZE(MODE, TYPE) \
783 + (((CUM).words & 01) && (TYPE) != 0 \
784 && FUNCTION_ARG_SIZE(MODE, TYPE) > 1); \
787 /* Determine where to put an argument to a function.
788 Value is zero to push the argument on the stack,
789 or a hard register in which to store the argument.
791 MODE is the argument's machine mode.
792 TYPE is the data type of the argument (as a tree).
793 This is null for libcalls where that information may
795 CUM is a variable of type CUMULATIVE_ARGS which gives info about
796 the preceding args and about the function being called.
797 NAMED is nonzero if this argument is a named parameter
798 (otherwise it is an extra parameter matching an ellipsis).
800 On the HP-PA the first four words of args are normally in registers
801 and the rest are pushed. But any arg that won't entirely fit in regs
804 Arguments passed in registers are either 1 or 2 words long.
806 The caller must make a distinction between calls to explicitly named
807 functions and calls through pointers to functions -- the conventions
808 are different! Calls through pointers to functions only use general
809 registers for the first four argument words.
811 Of course all this is different for the portable runtime model
812 HP wants everyone to use for ELF. Ugh. Here's a quick description
813 of how it's supposed to work.
815 1) callee side remains unchanged. It expects integer args to be
816 in the integer registers, float args in the float registers and
817 unnamed args in integer registers.
819 2) caller side now depends on if the function being called has
820 a prototype in scope (rather than if it's being called indirectly).
822 2a) If there is a prototype in scope, then arguments are passed
823 according to their type (ints in integer registers, floats in float
824 registers, unnamed args in integer registers.
826 2b) If there is no prototype in scope, then floating point arguments
827 are passed in both integer and float registers. egad.
829 FYI: The portable parameter passing conventions are almost exactly like
830 the standard parameter passing conventions on the RS6000. That's why
831 you'll see lots of similar code in rs6000.h. */
833 #define FUNCTION_ARG_PADDING(MODE, TYPE) function_arg_padding ((MODE), (TYPE))
835 /* Do not expect to understand this without reading it several times. I'm
836 tempted to try and simply it, but I worry about breaking something. */
838 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
839 function_arg (&CUM, MODE, TYPE, NAMED, 0)
841 /* Nonzero if we do not know how to pass TYPE solely in registers. */
842 #define MUST_PASS_IN_STACK(MODE,TYPE) \
844 && (TREE_CODE (TYPE_SIZE (TYPE)) != INTEGER_CST \
845 || TREE_ADDRESSABLE (TYPE)))
847 #define FUNCTION_INCOMING_ARG(CUM, MODE, TYPE, NAMED) \
848 function_arg (&CUM, MODE, TYPE, NAMED, 1)
850 /* For an arg passed partly in registers and partly in memory,
851 this is the number of registers used.
852 For args passed entirely in registers or entirely in memory, zero. */
854 /* For PA32 there are never split arguments. PA64, on the other hand, can
855 pass arguments partially in registers and partially in memory. */
856 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
857 (TARGET_64BIT ? function_arg_partial_nregs (&CUM, MODE, TYPE, NAMED) : 0)
859 /* If defined, a C expression that gives the alignment boundary, in
860 bits, of an argument with the specified mode and type. If it is
861 not defined, `PARM_BOUNDARY' is used for all arguments. */
863 /* Arguments larger than one word are double word aligned. */
865 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
867 ? (integer_zerop (TYPE_SIZE (TYPE)) \
868 || !TREE_CONSTANT (TYPE_SIZE (TYPE)) \
869 || int_size_in_bytes (TYPE) <= UNITS_PER_WORD) \
870 : GET_MODE_SIZE(MODE) <= UNITS_PER_WORD) \
871 ? PARM_BOUNDARY : MAX_PARM_BOUNDARY)
873 /* In the 32-bit runtime, arguments larger than eight bytes are passed
874 by invisible reference. As a GCC extension, we also pass anything
875 with a zero or variable size by reference.
877 The 64-bit runtime does not describe passing any types by invisible
878 reference. The internals of GCC can't currently handle passing
879 empty structures, and zero or variable length arrays when they are
880 not passed entirely on the stack or by reference. Thus, as a GCC
881 extension, we pass these types by reference. The HP compiler doesn't
882 support these types, so hopefully there shouldn't be any compatibility
883 issues. This may have to be revisited when HP releases a C99 compiler
884 or updates the ABI. */
885 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
887 ? ((TYPE) && int_size_in_bytes (TYPE) <= 0) \
888 : (((TYPE) && (int_size_in_bytes (TYPE) > 8 \
889 || int_size_in_bytes (TYPE) <= 0)) \
890 || ((MODE) && GET_MODE_SIZE (MODE) > 8)))
892 #define FUNCTION_ARG_CALLEE_COPIES(CUM, MODE, TYPE, NAMED) \
893 FUNCTION_ARG_PASS_BY_REFERENCE (CUM, MODE, TYPE, NAMED)
896 extern GTY(()) rtx hppa_compare_op0;
897 extern GTY(()) rtx hppa_compare_op1;
898 extern enum cmp_type hppa_branch_type;
900 /* On HPPA, we emit profiling code as rtl via PROFILE_HOOK rather than
901 as assembly via FUNCTION_PROFILER. Just output a local label.
902 We can't use the function label because the GAS SOM target can't
903 handle the difference of a global symbol and a local symbol. */
905 #ifndef FUNC_BEGIN_PROLOG_LABEL
906 #define FUNC_BEGIN_PROLOG_LABEL "LFBP"
909 #define FUNCTION_PROFILER(FILE, LABEL) \
910 ASM_OUTPUT_INTERNAL_LABEL (FILE, FUNC_BEGIN_PROLOG_LABEL, LABEL)
912 #define PROFILE_HOOK(label_no) hppa_profile_hook (label_no)
913 void hppa_profile_hook PARAMS ((int label_no));
915 /* The profile counter if emitted must come before the prologue. */
916 #define PROFILE_BEFORE_PROLOGUE 1
918 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
919 the stack pointer does not matter. The value is tested only in
920 functions that have frame pointers.
921 No definition is equivalent to always zero. */
923 extern int may_call_alloca;
925 #define EXIT_IGNORE_STACK \
926 (get_frame_size () != 0 \
927 || current_function_calls_alloca || current_function_outgoing_args_size)
929 /* Output assembler code for a block containing the constant parts
930 of a trampoline, leaving space for the variable parts.\
932 The trampoline sets the static chain pointer to STATIC_CHAIN_REGNUM
933 and then branches to the specified routine.
935 This code template is copied from text segment to stack location
936 and then patched with INITIALIZE_TRAMPOLINE to contain
937 valid values, and then entered as a subroutine.
939 It is best to keep this as small as possible to avoid having to
940 flush multiple lines in the cache. */
942 #define TRAMPOLINE_TEMPLATE(FILE) \
944 if (! TARGET_64BIT) \
946 fputs ("\tldw 36(%r22),%r21\n", FILE); \
947 fputs ("\tbb,>=,n %r21,30,.+16\n", FILE); \
948 if (ASSEMBLER_DIALECT == 0) \
949 fputs ("\tdepi 0,31,2,%r21\n", FILE); \
951 fputs ("\tdepwi 0,31,2,%r21\n", FILE); \
952 fputs ("\tldw 4(%r21),%r19\n", FILE); \
953 fputs ("\tldw 0(%r21),%r21\n", FILE); \
954 fputs ("\tldsid (%r21),%r1\n", FILE); \
955 fputs ("\tmtsp %r1,%sr0\n", FILE); \
956 fputs ("\tbe 0(%sr0,%r21)\n", FILE); \
957 fputs ("\tldw 40(%r22),%r29\n", FILE); \
958 fputs ("\t.word 0\n", FILE); \
959 fputs ("\t.word 0\n", FILE); \
960 fputs ("\t.word 0\n", FILE); \
961 fputs ("\t.word 0\n", FILE); \
965 fputs ("\t.dword 0\n", FILE); \
966 fputs ("\t.dword 0\n", FILE); \
967 fputs ("\t.dword 0\n", FILE); \
968 fputs ("\t.dword 0\n", FILE); \
969 fputs ("\tmfia %r31\n", FILE); \
970 fputs ("\tldd 24(%r31),%r1\n", FILE); \
971 fputs ("\tldd 24(%r1),%r27\n", FILE); \
972 fputs ("\tldd 16(%r1),%r1\n", FILE); \
973 fputs ("\tbve (%r1)\n", FILE); \
974 fputs ("\tldd 32(%r31),%r31\n", FILE); \
975 fputs ("\t.dword 0 ; fptr\n", FILE); \
976 fputs ("\t.dword 0 ; static link\n", FILE); \
980 /* Length in units of the trampoline for entering a nested function.
982 Flush the cache entries corresponding to the first and last addresses
983 of the trampoline. This is necessary as the trampoline may cross two
986 If the code part of the trampoline ever grows to > 32 bytes, then it
987 will become necessary to hack on the cacheflush pattern in pa.md. */
989 #define TRAMPOLINE_SIZE (TARGET_64BIT ? 72 : 52)
991 /* Emit RTL insns to initialize the variable parts of a trampoline.
992 FNADDR is an RTX for the address of the function's pure code.
993 CXT is an RTX for the static chain value for the function.
995 Move the function address to the trampoline template at offset 36.
996 Move the static chain value to trampoline template at offset 40.
997 Move the trampoline address to trampoline template at offset 44.
998 Move r19 to trampoline template at offset 48. The latter two
999 words create a plabel for the indirect call to the trampoline. */
1001 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1003 if (! TARGET_64BIT) \
1005 rtx start_addr, end_addr; \
1007 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 36)); \
1008 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (FNADDR)); \
1009 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 40)); \
1010 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (CXT)); \
1011 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 44)); \
1012 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (TRAMP)); \
1013 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 48)); \
1014 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), \
1015 gen_rtx_REG (Pmode, 19)); \
1016 /* fdc and fic only use registers for the address to flush, \
1017 they do not accept integer displacements. */ \
1018 start_addr = force_reg (Pmode, (TRAMP)); \
1019 end_addr = force_reg (Pmode, plus_constant ((TRAMP), 32)); \
1020 emit_insn (gen_dcacheflush (start_addr, end_addr)); \
1021 end_addr = force_reg (Pmode, plus_constant (start_addr, 32)); \
1022 emit_insn (gen_icacheflush (start_addr, end_addr, start_addr, \
1023 gen_reg_rtx (Pmode), gen_reg_rtx (Pmode)));\
1027 rtx start_addr, end_addr; \
1029 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 56)); \
1030 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (FNADDR)); \
1031 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 64)); \
1032 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), (CXT)); \
1033 /* Create a fat pointer for the trampoline. */ \
1034 end_addr = force_reg (Pmode, plus_constant ((TRAMP), 32)); \
1035 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 16)); \
1036 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), end_addr); \
1037 end_addr = gen_rtx_REG (Pmode, 27); \
1038 start_addr = memory_address (Pmode, plus_constant ((TRAMP), 24)); \
1039 emit_move_insn (gen_rtx_MEM (Pmode, start_addr), end_addr); \
1040 /* fdc and fic only use registers for the address to flush, \
1041 they do not accept integer displacements. */ \
1042 start_addr = force_reg (Pmode, (TRAMP)); \
1043 end_addr = force_reg (Pmode, plus_constant ((TRAMP), 32)); \
1044 emit_insn (gen_dcacheflush (start_addr, end_addr)); \
1045 end_addr = force_reg (Pmode, plus_constant (start_addr, 32)); \
1046 emit_insn (gen_icacheflush (start_addr, end_addr, start_addr, \
1047 gen_reg_rtx (Pmode), gen_reg_rtx (Pmode)));\
1051 /* Perform any machine-specific adjustment in the address of the trampoline.
1052 ADDR contains the address that was passed to INITIALIZE_TRAMPOLINE.
1053 Adjust the trampoline address to point to the plabel at offset 44. */
1055 #define TRAMPOLINE_ADJUST_ADDRESS(ADDR) \
1056 if (!TARGET_64BIT) (ADDR) = memory_address (Pmode, plus_constant ((ADDR), 46))
1058 /* Emit code for a call to builtin_saveregs. We must emit USE insns which
1059 reference the 4 integer arg registers and 4 fp arg registers.
1060 Ordinarily they are not call used registers, but they are for
1061 _builtin_saveregs, so we must make this explicit. */
1063 #define EXPAND_BUILTIN_SAVEREGS() hppa_builtin_saveregs ()
1065 /* Implement `va_start' for varargs and stdarg. */
1067 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
1068 hppa_va_start (valist, nextarg)
1070 /* Implement `va_arg'. */
1072 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1073 hppa_va_arg (valist, type)
1075 /* Addressing modes, and classification of registers for them.
1077 Using autoincrement addressing modes on PA8000 class machines is
1080 #define HAVE_POST_INCREMENT (pa_cpu < PROCESSOR_8000)
1081 #define HAVE_POST_DECREMENT (pa_cpu < PROCESSOR_8000)
1083 #define HAVE_PRE_DECREMENT (pa_cpu < PROCESSOR_8000)
1084 #define HAVE_PRE_INCREMENT (pa_cpu < PROCESSOR_8000)
1086 /* Macros to check register numbers against specific register classes. */
1088 /* These assume that REGNO is a hard or pseudo reg number.
1089 They give nonzero only if REGNO is a hard reg of the suitable class
1090 or a pseudo reg currently allocated to a suitable hard reg.
1091 Since they use reg_renumber, they are safe only once reg_renumber
1092 has been allocated, which happens in local-alloc.c. */
1094 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1095 ((REGNO) && ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32))
1096 #define REGNO_OK_FOR_BASE_P(REGNO) \
1097 ((REGNO) && ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32))
1098 #define REGNO_OK_FOR_FP_P(REGNO) \
1099 (FP_REGNO_P (REGNO) || FP_REGNO_P (reg_renumber[REGNO]))
1101 /* Now macros that check whether X is a register and also,
1102 strictly, whether it is in a specified class.
1104 These macros are specific to the HP-PA, and may be used only
1105 in code for printing assembler insns and in conditions for
1106 define_optimization. */
1108 /* 1 if X is an fp register. */
1110 #define FP_REG_P(X) (REG_P (X) && REGNO_OK_FOR_FP_P (REGNO (X)))
1112 /* Maximum number of registers that can appear in a valid memory address. */
1114 #define MAX_REGS_PER_ADDRESS 2
1116 /* Recognize any constant value that is a valid address except
1117 for symbolic addresses. We get better CSE by rejecting them
1118 here and allowing hppa_legitimize_address to break them up. We
1119 use most of the constants accepted by CONSTANT_P, except CONST_DOUBLE. */
1121 #define CONSTANT_ADDRESS_P(X) \
1122 ((GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1123 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
1124 || GET_CODE (X) == HIGH) \
1125 && (reload_in_progress || reload_completed || ! symbolic_expression_p (X)))
1127 /* Include all constant integers and constant doubles, but not
1128 floating-point, except for floating-point zero.
1130 Reject LABEL_REFs if we're not using gas or the new HP assembler.
1132 ?!? For now also reject CONST_DOUBLES in 64bit mode. This will need
1134 #ifndef NEW_HP_ASSEMBLER
1135 #define NEW_HP_ASSEMBLER 0
1137 #define LEGITIMATE_CONSTANT_P(X) \
1138 ((GET_MODE_CLASS (GET_MODE (X)) != MODE_FLOAT \
1139 || (X) == CONST0_RTX (GET_MODE (X))) \
1140 && (NEW_HP_ASSEMBLER || TARGET_GAS || GET_CODE (X) != LABEL_REF) \
1141 && !(TARGET_64BIT && GET_CODE (X) == CONST_DOUBLE) \
1142 && !(TARGET_64BIT && GET_CODE (X) == CONST_INT \
1143 && !(HOST_BITS_PER_WIDE_INT <= 32 \
1144 || (INTVAL (X) >= (HOST_WIDE_INT) -32 << 31 \
1145 && INTVAL (X) < (HOST_WIDE_INT) 32 << 31) \
1146 || cint_ok_for_move (INTVAL (X)))) \
1147 && !function_label_operand (X, VOIDmode))
1149 /* Subroutine for EXTRA_CONSTRAINT.
1151 Return 1 iff OP is a pseudo which did not get a hard register and
1152 we are running the reload pass. */
1154 #define IS_RELOADING_PSEUDO_P(OP) \
1155 ((reload_in_progress \
1156 && GET_CODE (OP) == REG \
1157 && REGNO (OP) >= FIRST_PSEUDO_REGISTER \
1158 && reg_renumber [REGNO (OP)] < 0))
1160 /* Optional extra constraints for this machine. Borrowed from sparc.h.
1162 For the HPPA, `Q' means that this is a memory operand but not a
1163 symbolic memory operand. Note that an unassigned pseudo register
1164 is such a memory operand. Needed because reload will generate
1165 these things in insns and then not re-recognize the insns, causing
1166 constrain_operands to fail.
1168 `R' is used for scaled indexed addresses.
1170 `S' is the constant 31.
1172 `T' is for fp loads and stores. */
1173 #define EXTRA_CONSTRAINT(OP, C) \
1175 (IS_RELOADING_PSEUDO_P (OP) \
1176 || (GET_CODE (OP) == MEM \
1177 && (memory_address_p (GET_MODE (OP), XEXP (OP, 0))\
1178 || reload_in_progress) \
1179 && ! symbolic_memory_operand (OP, VOIDmode) \
1180 && !(GET_CODE (XEXP (OP, 0)) == PLUS \
1181 && (GET_CODE (XEXP (XEXP (OP, 0), 0)) == MULT\
1182 || GET_CODE (XEXP (XEXP (OP, 0), 1)) == MULT))))\
1184 (GET_CODE (OP) == MEM \
1185 && GET_CODE (XEXP (OP, 0)) == PLUS \
1186 && (GET_CODE (XEXP (XEXP (OP, 0), 0)) == MULT \
1187 || GET_CODE (XEXP (XEXP (OP, 0), 1)) == MULT) \
1188 && (move_operand (OP, GET_MODE (OP)) \
1189 || memory_address_p (GET_MODE (OP), XEXP (OP, 0))\
1190 || reload_in_progress)) \
1192 (GET_CODE (OP) == MEM \
1193 /* Using DFmode forces only short displacements \
1194 to be recognized as valid in reg+d addresses. \
1195 However, this is not necessary for PA2.0 since\
1196 it has long FP loads/stores. */ \
1197 && memory_address_p ((TARGET_PA_20 \
1201 && !(GET_CODE (XEXP (OP, 0)) == LO_SUM \
1202 && GET_CODE (XEXP (XEXP (OP, 0), 0)) == REG \
1203 && REG_OK_FOR_BASE_P (XEXP (XEXP (OP, 0), 0))\
1204 && GET_CODE (XEXP (XEXP (OP, 0), 1)) == UNSPEC\
1205 && GET_MODE (XEXP (OP, 0)) == Pmode) \
1206 && !(GET_CODE (XEXP (OP, 0)) == PLUS \
1207 && (GET_CODE (XEXP (XEXP (OP, 0), 0)) == MULT\
1208 || GET_CODE (XEXP (XEXP (OP, 0), 1)) == MULT)))\
1210 (GET_CODE (OP) == CONST_INT && INTVAL (OP) == 63) \
1212 (GET_CODE (OP) == MEM \
1213 && GET_CODE (XEXP (OP, 0)) == LO_SUM \
1214 && GET_CODE (XEXP (XEXP (OP, 0), 0)) == REG \
1215 && REG_OK_FOR_BASE_P (XEXP (XEXP (OP, 0), 0)) \
1216 && GET_CODE (XEXP (XEXP (OP, 0), 1)) == UNSPEC \
1217 && GET_MODE (XEXP (OP, 0)) == Pmode) \
1219 (GET_CODE (OP) == CONST_INT && INTVAL (OP) == 31) : 0))))))
1222 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1223 and check its validity for a certain class.
1224 We have two alternate definitions for each of them.
1225 The usual definition accepts all pseudo regs; the other rejects
1226 them unless they have been allocated suitable hard regs.
1227 The symbol REG_OK_STRICT causes the latter definition to be used.
1229 Most source files want to accept pseudo regs in the hope that
1230 they will get allocated to the class that the insn wants them to be in.
1231 Source files for reload pass need to be strict.
1232 After reload, it makes no difference, since pseudo regs have
1233 been eliminated by then. */
1235 #ifndef REG_OK_STRICT
1237 /* Nonzero if X is a hard reg that can be used as an index
1238 or if it is a pseudo reg. */
1239 #define REG_OK_FOR_INDEX_P(X) \
1240 (REGNO (X) && (REGNO (X) < 32 || REGNO (X) >= FIRST_PSEUDO_REGISTER))
1241 /* Nonzero if X is a hard reg that can be used as a base reg
1242 or if it is a pseudo reg. */
1243 #define REG_OK_FOR_BASE_P(X) \
1244 (REGNO (X) && (REGNO (X) < 32 || REGNO (X) >= FIRST_PSEUDO_REGISTER))
1248 /* Nonzero if X is a hard reg that can be used as an index. */
1249 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1250 /* Nonzero if X is a hard reg that can be used as a base reg. */
1251 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1255 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1256 that is a valid memory address for an instruction.
1257 The MODE argument is the machine mode for the MEM expression
1258 that wants to use this address.
1260 On the HP-PA, the actual legitimate addresses must be
1261 REG+REG, REG+(REG*SCALE) or REG+SMALLINT.
1262 But we can treat a SYMBOL_REF as legitimate if it is part of this
1263 function's constant-pool, because such addresses can actually
1264 be output as REG+SMALLINT.
1266 Note we only allow 5 bit immediates for access to a constant address;
1267 doing so avoids losing for loading/storing a FP register at an address
1268 which will not fit in 5 bits. */
1270 #define VAL_5_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x10 < 0x20)
1271 #define INT_5_BITS(X) VAL_5_BITS_P (INTVAL (X))
1273 #define VAL_U5_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) < 0x20)
1274 #define INT_U5_BITS(X) VAL_U5_BITS_P (INTVAL (X))
1276 #define VAL_11_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x400 < 0x800)
1277 #define INT_11_BITS(X) VAL_11_BITS_P (INTVAL (X))
1279 #define VAL_14_BITS_P(X) ((unsigned HOST_WIDE_INT)(X) + 0x2000 < 0x4000)
1280 #define INT_14_BITS(X) VAL_14_BITS_P (INTVAL (X))
1282 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1284 if ((REG_P (X) && REG_OK_FOR_BASE_P (X)) \
1285 || ((GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC \
1286 || GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC) \
1287 && REG_P (XEXP (X, 0)) \
1288 && REG_OK_FOR_BASE_P (XEXP (X, 0)))) \
1290 else if (GET_CODE (X) == PLUS) \
1292 rtx base = 0, index = 0; \
1293 if (REG_P (XEXP (X, 0)) \
1294 && REG_OK_FOR_BASE_P (XEXP (X, 0))) \
1295 base = XEXP (X, 0), index = XEXP (X, 1); \
1296 else if (REG_P (XEXP (X, 1)) \
1297 && REG_OK_FOR_BASE_P (XEXP (X, 1))) \
1298 base = XEXP (X, 1), index = XEXP (X, 0); \
1300 if (GET_CODE (index) == CONST_INT \
1301 && ((INT_14_BITS (index) \
1302 && (TARGET_SOFT_FLOAT \
1304 && ((MODE == SFmode \
1305 && (INTVAL (index) % 4) == 0)\
1306 || (MODE == DFmode \
1307 && (INTVAL (index) % 8) == 0)))\
1308 || ((MODE) != SFmode && (MODE) != DFmode))) \
1309 || INT_5_BITS (index))) \
1311 if (! TARGET_SOFT_FLOAT \
1312 && ! TARGET_DISABLE_INDEXING \
1314 && ((MODE) == SFmode || (MODE) == DFmode) \
1315 && GET_CODE (index) == MULT \
1316 && GET_CODE (XEXP (index, 0)) == REG \
1317 && REG_OK_FOR_BASE_P (XEXP (index, 0)) \
1318 && GET_CODE (XEXP (index, 1)) == CONST_INT \
1319 && INTVAL (XEXP (index, 1)) == ((MODE) == SFmode ? 4 : 8))\
1322 else if (GET_CODE (X) == LO_SUM \
1323 && GET_CODE (XEXP (X, 0)) == REG \
1324 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
1325 && CONSTANT_P (XEXP (X, 1)) \
1326 && (TARGET_SOFT_FLOAT \
1327 /* We can allow symbolic LO_SUM addresses\
1330 && GET_CODE (XEXP (X, 1)) != CONST_INT)\
1331 || ((MODE) != SFmode \
1332 && (MODE) != DFmode))) \
1334 else if (GET_CODE (X) == LO_SUM \
1335 && GET_CODE (XEXP (X, 0)) == SUBREG \
1336 && GET_CODE (SUBREG_REG (XEXP (X, 0))) == REG\
1337 && REG_OK_FOR_BASE_P (SUBREG_REG (XEXP (X, 0)))\
1338 && CONSTANT_P (XEXP (X, 1)) \
1339 && (TARGET_SOFT_FLOAT \
1340 /* We can allow symbolic LO_SUM addresses\
1343 && GET_CODE (XEXP (X, 1)) != CONST_INT)\
1344 || ((MODE) != SFmode \
1345 && (MODE) != DFmode))) \
1347 else if (GET_CODE (X) == LABEL_REF \
1348 || (GET_CODE (X) == CONST_INT \
1349 && INT_5_BITS (X))) \
1351 /* Needed for -fPIC */ \
1352 else if (GET_CODE (X) == LO_SUM \
1353 && GET_CODE (XEXP (X, 0)) == REG \
1354 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
1355 && GET_CODE (XEXP (X, 1)) == UNSPEC \
1356 && (TARGET_SOFT_FLOAT \
1358 || ((MODE) != SFmode \
1359 && (MODE) != DFmode))) \
1363 /* Look for machine dependent ways to make the invalid address AD a
1366 For the PA, transform:
1368 memory(X + <large int>)
1372 if (<large int> & mask) >= 16
1373 Y = (<large int> & ~mask) + mask + 1 Round up.
1375 Y = (<large int> & ~mask) Round down.
1377 memory (Z + (<large int> - Y));
1379 This makes reload inheritance and reload_cse work better since Z
1382 There may be more opportunities to improve code with this hook. */
1383 #define LEGITIMIZE_RELOAD_ADDRESS(AD, MODE, OPNUM, TYPE, IND, WIN) \
1385 int offset, newoffset, mask; \
1386 rtx new, temp = NULL_RTX; \
1388 mask = (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1389 ? (TARGET_PA_20 ? 0x3fff : 0x1f) : 0x3fff); \
1392 && GET_CODE (AD) == PLUS) \
1393 temp = simplify_binary_operation (PLUS, Pmode, \
1394 XEXP (AD, 0), XEXP (AD, 1)); \
1396 new = temp ? temp : AD; \
1399 && GET_CODE (new) == PLUS \
1400 && GET_CODE (XEXP (new, 0)) == REG \
1401 && GET_CODE (XEXP (new, 1)) == CONST_INT) \
1403 offset = INTVAL (XEXP ((new), 1)); \
1405 /* Choose rounding direction. Round up if we are >= halfway. */ \
1406 if ((offset & mask) >= ((mask + 1) / 2)) \
1407 newoffset = (offset & ~mask) + mask + 1; \
1409 newoffset = offset & ~mask; \
1411 if (newoffset != 0 \
1412 && VAL_14_BITS_P (newoffset)) \
1415 temp = gen_rtx_PLUS (Pmode, XEXP (new, 0), \
1416 GEN_INT (newoffset)); \
1417 AD = gen_rtx_PLUS (Pmode, temp, GEN_INT (offset - newoffset));\
1418 push_reload (XEXP (AD, 0), 0, &XEXP (AD, 0), 0, \
1419 BASE_REG_CLASS, Pmode, VOIDmode, 0, 0, \
1429 /* Try machine-dependent ways of modifying an illegitimate address
1430 to be legitimate. If we find one, return the new, valid address.
1431 This macro is used in only one place: `memory_address' in explow.c.
1433 OLDX is the address as it was before break_out_memory_refs was called.
1434 In some cases it is useful to look at this to decide what needs to be done.
1436 MODE and WIN are passed so that this macro can use
1437 GO_IF_LEGITIMATE_ADDRESS.
1439 It is always safe for this macro to do nothing. It exists to recognize
1440 opportunities to optimize the output. */
1442 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
1443 { rtx orig_x = (X); \
1444 (X) = hppa_legitimize_address (X, OLDX, MODE); \
1445 if ((X) != orig_x && memory_address_p (MODE, X)) \
1448 /* Go to LABEL if ADDR (a legitimate address expression)
1449 has an effect that depends on the machine mode it is used for. */
1451 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1452 if (GET_CODE (ADDR) == PRE_DEC \
1453 || GET_CODE (ADDR) == POST_DEC \
1454 || GET_CODE (ADDR) == PRE_INC \
1455 || GET_CODE (ADDR) == POST_INC) \
1458 #define TARGET_ASM_SELECT_SECTION pa_select_section
1460 /* Define this macro if references to a symbol must be treated
1461 differently depending on something about the variable or
1462 function named by the symbol (such as what section it is in).
1464 The macro definition, if any, is executed immediately after the
1465 rtl for DECL or other node is created.
1466 The value of the rtl will be a `mem' whose address is a
1469 The usual thing for this macro to do is to a flag in the
1470 `symbol_ref' (such as `SYMBOL_REF_FLAG') or to store a modified
1471 name string in the `symbol_ref' (if one bit is not enough
1474 On the HP-PA we use this to indicate if a symbol is in text or
1475 data space. Also, function labels need special treatment. */
1477 #define TEXT_SPACE_P(DECL)\
1478 (TREE_CODE (DECL) == FUNCTION_DECL \
1479 || (TREE_CODE (DECL) == VAR_DECL \
1480 && TREE_READONLY (DECL) && ! TREE_SIDE_EFFECTS (DECL) \
1481 && (! DECL_INITIAL (DECL) || ! reloc_needed (DECL_INITIAL (DECL))) \
1483 || (TREE_CODE_CLASS (TREE_CODE (DECL)) == 'c' \
1484 && !(TREE_CODE (DECL) == STRING_CST && flag_writable_strings)))
1486 #define FUNCTION_NAME_P(NAME) (*(NAME) == '@')
1488 /* Specify the machine mode that this machine uses
1489 for the index in the tablejump instruction. */
1490 #define CASE_VECTOR_MODE (TARGET_BIG_SWITCH ? TImode : DImode)
1492 /* Jump tables must be 32 bit aligned, no matter the size of the element. */
1493 #define ADDR_VEC_ALIGN(ADDR_VEC) 2
1495 /* Define this as 1 if `char' should by default be signed; else as 0. */
1496 #define DEFAULT_SIGNED_CHAR 1
1498 /* Max number of bytes we can move from memory to memory
1499 in one reasonably fast instruction. */
1502 /* Higher than the default as we prefer to use simple move insns
1503 (better scheduling and delay slot filling) and because our
1504 built-in block move is really a 2X unrolled loop.
1506 Believe it or not, this has to be big enough to allow for copying all
1507 arguments passed in registers to avoid infinite recursion during argument
1508 setup for a function call. Why? Consider how we copy the stack slots
1509 reserved for parameters when they may be trashed by a call. */
1510 #define MOVE_RATIO (TARGET_64BIT ? 8 : 4)
1512 /* Define if operations between registers always perform the operation
1513 on the full register even if a narrower mode is specified. */
1514 #define WORD_REGISTER_OPERATIONS
1516 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1517 will either zero-extend or sign-extend. The value of this macro should
1518 be the code that says which one of the two operations is implicitly
1519 done, NIL if none. */
1520 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1522 /* Nonzero if access to memory by bytes is slow and undesirable. */
1523 #define SLOW_BYTE_ACCESS 1
1525 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1526 is done just by pretending it is already truncated. */
1527 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1529 /* We assume that the store-condition-codes instructions store 0 for false
1530 and some other value for true. This is the value stored for true. */
1532 #define STORE_FLAG_VALUE 1
1534 /* When a prototype says `char' or `short', really pass an `int'. */
1535 #define PROMOTE_PROTOTYPES 1
1536 #define PROMOTE_FUNCTION_RETURN 1
1538 /* Specify the machine mode that pointers have.
1539 After generation of rtl, the compiler makes no further distinction
1540 between pointers and any other objects of this machine mode. */
1541 #define Pmode word_mode
1543 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
1544 return the mode to be used for the comparison. For floating-point, CCFPmode
1545 should be used. CC_NOOVmode should be used when the first operand is a
1546 PLUS, MINUS, or NEG. CCmode should be used when no special processing is
1548 #define SELECT_CC_MODE(OP,X,Y) \
1549 (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT ? CCFPmode : CCmode) \
1551 /* A function address in a call instruction
1552 is a byte address (for indexing purposes)
1553 so give the MEM rtx a byte's mode. */
1554 #define FUNCTION_MODE SImode
1556 /* Define this if addresses of constant functions
1557 shouldn't be put through pseudo regs where they can be cse'd.
1558 Desirable on machines where ordinary constants are expensive
1559 but a CALL with constant address is cheap. */
1560 #define NO_FUNCTION_CSE
1562 /* Define this to be nonzero if shift instructions ignore all but the low-order
1564 #define SHIFT_COUNT_TRUNCATED 1
1566 /* Compute the cost of computing a constant rtl expression RTX
1567 whose rtx-code is CODE. The body of this macro is a portion
1568 of a switch statement. If the code is computed here,
1569 return it with a return statement. Otherwise, break from the switch. */
1571 #define CONST_COSTS(RTX,CODE,OUTER_CODE) \
1573 if (INTVAL (RTX) == 0) return 0; \
1574 if (INT_14_BITS (RTX)) return 1; \
1581 case CONST_DOUBLE: \
1582 if ((RTX == CONST0_RTX (DFmode) || RTX == CONST0_RTX (SFmode)) \
1583 && OUTER_CODE != SET) \
1588 #define ADDRESS_COST(RTX) \
1589 (GET_CODE (RTX) == REG ? 1 : hppa_address_cost (RTX))
1591 /* Compute extra cost of moving data between one register class
1594 Make moves from SAR so expensive they should never happen. We used to
1595 have 0xffff here, but that generates overflow in rare cases.
1597 Copies involving a FP register and a non-FP register are relatively
1598 expensive because they must go through memory.
1600 Other copies are reasonably cheap. */
1601 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
1602 (CLASS1 == SHIFT_REGS ? 0x100 \
1603 : FP_REG_CLASS_P (CLASS1) && ! FP_REG_CLASS_P (CLASS2) ? 16 \
1604 : FP_REG_CLASS_P (CLASS2) && ! FP_REG_CLASS_P (CLASS1) ? 16 \
1608 /* Provide the costs of a rtl expression. This is in the body of a
1609 switch on CODE. The purpose for the cost of MULT is to encourage
1610 `synth_mult' to find a synthetic multiply when reasonable. */
1612 #define RTX_COSTS(X,CODE,OUTER_CODE) \
1614 if (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT) \
1615 return COSTS_N_INSNS (3); \
1616 return (TARGET_PA_11 && ! TARGET_DISABLE_FPREGS && ! TARGET_SOFT_FLOAT) \
1617 ? COSTS_N_INSNS (8) : COSTS_N_INSNS (20); \
1619 if (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT) \
1620 return COSTS_N_INSNS (14); \
1624 return COSTS_N_INSNS (60); \
1625 case PLUS: /* this includes shNadd insns */ \
1627 if (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT) \
1628 return COSTS_N_INSNS (3); \
1629 return COSTS_N_INSNS (1); \
1633 return COSTS_N_INSNS (1);
1635 /* Adjust the cost of branches. */
1636 #define BRANCH_COST (pa_cpu == PROCESSOR_8000 ? 2 : 1)
1638 /* Handling the special cases is going to get too complicated for a macro,
1639 just call `pa_adjust_insn_length' to do the real work. */
1640 #define ADJUST_INSN_LENGTH(INSN, LENGTH) \
1641 LENGTH += pa_adjust_insn_length (INSN, LENGTH);
1643 /* Millicode insns are actually function calls with some special
1644 constraints on arguments and register usage.
1646 Millicode calls always expect their arguments in the integer argument
1647 registers, and always return their result in %r29 (ret1). They
1648 are expected to clobber their arguments, %r1, %r29, and the return
1649 pointer which is %r31 on 32-bit and %r2 on 64-bit, and nothing else.
1651 This macro tells reorg that the references to arguments and
1652 millicode calls do not appear to happen until after the millicode call.
1653 This allows reorg to put insns which set the argument registers into the
1654 delay slot of the millicode call -- thus they act more like traditional
1657 Note we can not consider side effects of the insn to be delayed because
1658 the branch and link insn will clobber the return pointer. If we happened
1659 to use the return pointer in the delay slot of the call, then we lose.
1661 get_attr_type will try to recognize the given insn, so make sure to
1662 filter out things it will not accept -- SEQUENCE, USE and CLOBBER insns
1664 #define INSN_REFERENCES_ARE_DELAYED(X) (insn_refs_are_delayed (X))
1667 /* Control the assembler format that we output. */
1669 /* Output to assembler file text saying following lines
1670 may contain character constants, extra white space, comments, etc. */
1672 #define ASM_APP_ON ""
1674 /* Output to assembler file text saying following lines
1675 no longer contain unusual constructs. */
1677 #define ASM_APP_OFF ""
1679 /* Output deferred plabels at the end of the file. */
1681 #define ASM_FILE_END(FILE) output_deferred_plabels (FILE)
1683 /* This is how to output the definition of a user-level label named NAME,
1684 such as the label on a static function or variable NAME. */
1686 #define ASM_OUTPUT_LABEL(FILE, NAME) \
1687 do { assemble_name (FILE, NAME); \
1688 fputc ('\n', FILE); } while (0)
1690 /* This is how to output a reference to a user-level label named NAME.
1691 `assemble_name' uses this. */
1693 #define ASM_OUTPUT_LABELREF(FILE,NAME) \
1695 const char *xname = (NAME); \
1696 if (FUNCTION_NAME_P (NAME)) \
1698 if (xname[0] == '*') \
1701 fputs (user_label_prefix, FILE); \
1702 fputs (xname, FILE); \
1705 /* This is how to output an internal numbered label where
1706 PREFIX is the class of label and NUM is the number within the class. */
1708 #define ASM_OUTPUT_INTERNAL_LABEL(FILE,PREFIX,NUM) \
1709 {fprintf (FILE, "%c$%s%04d\n", (PREFIX)[0], (PREFIX) + 1, NUM);}
1711 /* This is how to store into the string LABEL
1712 the symbol_ref name of an internal numbered label where
1713 PREFIX is the class of label and NUM is the number within the class.
1714 This is suitable for output with `assemble_name'. */
1716 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1717 sprintf (LABEL, "*%c$%s%04ld", (PREFIX)[0], (PREFIX) + 1, (long)(NUM))
1719 #define TARGET_ASM_GLOBALIZE_LABEL pa_globalize_label
1721 #define ASM_OUTPUT_ASCII(FILE, P, SIZE) \
1722 output_ascii ((FILE), (P), (SIZE))
1724 /* This is how to output an element of a case-vector that is absolute.
1725 Note that this method makes filling these branch delay slots
1728 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
1729 if (TARGET_BIG_SWITCH) \
1730 fprintf (FILE, "\tstw %%r1,-16(%%r30)\n\tldil LR'L$%04d,%%r1\n\tbe RR'L$%04d(%%sr4,%%r1)\n\tldw -16(%%r30),%%r1\n", VALUE, VALUE); \
1732 fprintf (FILE, "\tb L$%04d\n\tnop\n", VALUE)
1734 /* Jump tables are executable code and live in the TEXT section on the PA. */
1735 #define JUMP_TABLES_IN_TEXT_SECTION 1
1737 /* This is how to output an element of a case-vector that is relative.
1738 This must be defined correctly as it is used when generating PIC code.
1740 I believe it safe to use the same definition as ASM_OUTPUT_ADDR_VEC_ELT
1741 on the PA since ASM_OUTPUT_ADDR_VEC_ELT uses pc-relative jump instructions
1742 rather than a table of absolute addresses. */
1744 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1745 if (TARGET_BIG_SWITCH) \
1746 fprintf (FILE, "\tstw %%r1,-16(%%r30)\n\tldw T'L$%04d(%%r19),%%r1\n\tbv %%r0(%%r1)\n\tldw -16(%%r30),%%r1\n", VALUE); \
1748 fprintf (FILE, "\tb L$%04d\n\tnop\n", VALUE)
1750 /* This is how to output an assembler line
1751 that says to advance the location counter
1752 to a multiple of 2**LOG bytes. */
1754 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1755 fprintf (FILE, "\t.align %d\n", (1<<(LOG)))
1757 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
1758 fprintf (FILE, "\t.blockz %d\n", (SIZE))
1760 /* This says how to output an assembler line to define a global common symbol
1761 with size SIZE (in bytes) and alignment ALIGN (in bits). */
1763 #define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGNED) \
1765 assemble_name ((FILE), (NAME)); \
1766 fputs ("\t.comm ", (FILE)); \
1767 fprintf ((FILE), "%d\n", MAX ((SIZE), ((ALIGNED) / BITS_PER_UNIT)));}
1769 /* This says how to output an assembler line to define a local common symbol
1770 with size SIZE (in bytes) and alignment ALIGN (in bits). */
1772 #define ASM_OUTPUT_ALIGNED_LOCAL(FILE, NAME, SIZE, ALIGNED) \
1774 fprintf ((FILE), "\t.align %d\n", ((ALIGNED) / BITS_PER_UNIT)); \
1775 assemble_name ((FILE), (NAME)); \
1776 fprintf ((FILE), "\n\t.block %d\n", (SIZE));}
1778 /* Store in OUTPUT a string (made with alloca) containing
1779 an assembler-name for a local static variable named NAME.
1780 LABELNO is an integer which is different for each call. */
1782 #define ASM_FORMAT_PRIVATE_NAME(OUTPUT, NAME, LABELNO) \
1783 ( (OUTPUT) = (char *) alloca (strlen ((NAME)) + 12), \
1784 sprintf ((OUTPUT), "%s___%d", (NAME), (LABELNO)))
1786 /* All HP assemblers use "!" to separate logical lines. */
1787 #define IS_ASM_LOGICAL_LINE_SEPARATOR(C) ((C) == '!')
1789 #define PRINT_OPERAND_PUNCT_VALID_P(CHAR) \
1790 ((CHAR) == '@' || (CHAR) == '#' || (CHAR) == '*' || (CHAR) == '^')
1792 /* Print operand X (an rtx) in assembler syntax to file FILE.
1793 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
1794 For `%' followed by punctuation, CODE is the punctuation and X is null.
1796 On the HP-PA, the CODE can be `r', meaning this is a register-only operand
1797 and an immediate zero should be represented as `r0'.
1799 Several % codes are defined:
1801 C compare conditions
1802 N extract conditions
1803 M modifier to handle preincrement addressing for memory refs.
1804 F modifier to handle preincrement addressing for fp memory refs */
1806 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
1809 /* Print a memory address as an operand to reference that memory location. */
1811 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
1812 { register rtx addr = ADDR; \
1813 register rtx base; \
1815 switch (GET_CODE (addr)) \
1818 fprintf (FILE, "0(%s)", reg_names [REGNO (addr)]); \
1821 if (GET_CODE (XEXP (addr, 0)) == CONST_INT) \
1822 offset = INTVAL (XEXP (addr, 0)), base = XEXP (addr, 1); \
1823 else if (GET_CODE (XEXP (addr, 1)) == CONST_INT) \
1824 offset = INTVAL (XEXP (addr, 1)), base = XEXP (addr, 0); \
1827 fprintf (FILE, "%d(%s)", offset, reg_names [REGNO (base)]); \
1830 if (!symbolic_operand (XEXP (addr, 1), VOIDmode)) \
1831 fputs ("R'", FILE); \
1832 else if (flag_pic == 0) \
1833 fputs ("RR'", FILE); \
1835 fputs ("RT'", FILE); \
1836 output_global_address (FILE, XEXP (addr, 1), 0); \
1837 fputs ("(", FILE); \
1838 output_operand (XEXP (addr, 0), 0); \
1839 fputs (")", FILE); \
1842 fprintf (FILE, HOST_WIDE_INT_PRINT_DEC, INTVAL (addr)); \
1843 fprintf (FILE, "(%%r0)"); \
1846 output_addr_const (FILE, addr); \
1850 /* Find the return address associated with the frame given by
1852 #define RETURN_ADDR_RTX(COUNT, FRAMEADDR) \
1853 (return_addr_rtx (COUNT, FRAMEADDR))
1855 /* Used to mask out junk bits from the return address, such as
1856 processor state, interrupt status, condition codes and the like. */
1857 #define MASK_RETURN_ADDR \
1858 /* The privilege level is in the two low order bits, mask em out \
1859 of the return address. */ \
1862 /* The number of Pmode words for the setjmp buffer. */
1863 #define JMP_BUF_SIZE 50
1865 /* Only direct calls to static functions are allowed to be sibling (tail)
1868 This restriction is necessary because some linker generated stubs will
1869 store return pointers into rp' in some cases which might clobber a
1870 live value already in rp'.
1872 In a sibcall the current function and the target function share stack
1873 space. Thus if the path to the current function and the path to the
1874 target function save a value in rp', they save the value into the
1875 same stack slot, which has undesirable consequences.
1877 Because of the deferred binding nature of shared libraries any function
1878 with external scope could be in a different load module and thus require
1879 rp' to be saved when calling that function. So sibcall optimizations
1880 can only be safe for static function.
1882 Note that GCC never needs return value relocations, so we don't have to
1883 worry about static calls with return value relocations (which require
1886 It is safe to perform a sibcall optimization when the target function
1887 will never return. */
1888 #define FUNCTION_OK_FOR_SIBCALL(DECL) \
1890 && ! TARGET_PORTABLE_RUNTIME \
1892 && ! TREE_PUBLIC (DECL))
1894 #define PREDICATE_CODES \
1895 {"reg_or_0_operand", {SUBREG, REG, CONST_INT}}, \
1896 {"call_operand_address", {LABEL_REF, SYMBOL_REF, CONST_INT, \
1897 CONST_DOUBLE, CONST, HIGH, CONSTANT_P_RTX}}, \
1898 {"symbolic_operand", {SYMBOL_REF, LABEL_REF, CONST}}, \
1899 {"symbolic_memory_operand", {SUBREG, MEM}}, \
1900 {"reg_before_reload_operand", {REG, MEM}}, \
1901 {"reg_or_nonsymb_mem_operand", {SUBREG, REG, MEM}}, \
1902 {"reg_or_0_or_nonsymb_mem_operand", {SUBREG, REG, MEM, CONST_INT, \
1904 {"move_operand", {SUBREG, REG, CONSTANT_P_RTX, CONST_INT, MEM}}, \
1905 {"reg_or_cint_move_operand", {SUBREG, REG, CONST_INT}}, \
1906 {"pic_label_operand", {LABEL_REF, CONST}}, \
1907 {"fp_reg_operand", {REG}}, \
1908 {"arith_operand", {SUBREG, REG, CONST_INT}}, \
1909 {"arith11_operand", {SUBREG, REG, CONST_INT}}, \
1910 {"pre_cint_operand", {CONST_INT}}, \
1911 {"post_cint_operand", {CONST_INT}}, \
1912 {"arith_double_operand", {SUBREG, REG, CONST_DOUBLE}}, \
1913 {"ireg_or_int5_operand", {CONST_INT, REG}}, \
1914 {"int5_operand", {CONST_INT}}, \
1915 {"uint5_operand", {CONST_INT}}, \
1916 {"int11_operand", {CONST_INT}}, \
1917 {"uint32_operand", {CONST_INT, \
1918 HOST_BITS_PER_WIDE_INT > 32 ? 0 : CONST_DOUBLE}}, \
1919 {"arith5_operand", {SUBREG, REG, CONST_INT}}, \
1920 {"and_operand", {SUBREG, REG, CONST_INT}}, \
1921 {"ior_operand", {CONST_INT}}, \
1922 {"lhs_lshift_cint_operand", {CONST_INT}}, \
1923 {"lhs_lshift_operand", {SUBREG, REG, CONST_INT}}, \
1924 {"arith32_operand", {SUBREG, REG, CONST_INT}}, \
1925 {"pc_or_label_operand", {PC, LABEL_REF}}, \
1926 {"plus_xor_ior_operator", {PLUS, XOR, IOR}}, \
1927 {"shadd_operand", {CONST_INT}}, \
1928 {"basereg_operand", {REG}}, \
1929 {"div_operand", {REG, CONST_INT}}, \
1930 {"ireg_operand", {REG}}, \
1931 {"cmpib_comparison_operator", {EQ, NE, LT, LE, LEU, \
1933 {"movb_comparison_operator", {EQ, NE, LT, GE}},